## **ATT7C174** # High-Speed CMOS SRAM 64 Kbit (8K x 8) Cache-Tag #### **Features** - 8K by 8-bit static RAM with 8-bit tag comparison logic - Automatic powerdown during long cycles - Advanced CMOS technology - High-speed address-to-MATCH to 12 ns - High-speed flash clear - High-speed read-access time - Plug-compatible with IDT7174 and MK48H74 - Low-power operation - Active: 320 mW typical at 35 ns - Standby: 500 μW typical - Data retention at 2 V for battery backup operation - Package styles available: - 28-pin, plastic DIP - 28-pin, plastic SOJ (J-lead) ## Description The ATT7C174 device is a high-performance, low-power, CMOS static RAM organized as 8192 words by 8 bits per word and includes an 8-bit data comparator with MATCH output. The device is optimized for use as the address tag comparator in high-speed cache memory systems. The 8-bit data is input/output on shared I/O pins, and comparison is performed between 8-bit incoming data and accessed memory locations. One ATT7C174 can map 8K cache lines into a 1 Mbyte address space by comparing 20 address bits organized as 13-line address bits and 7-page address bits. The ATT7C174 device is available in four speeds with maximum access times from 12 ns to 25 ns. Operation is from a single 5 V power supply. Power consumption is 320 mW (typical) at 35 ns. Dissipation drops to 75 mW (typical) when the memory is deselected (enable is high). Two standby modes are available. Automatic powerdown during long cycles reduces power consumption during read or write accesses that are longer than the minimum access time, or when memory is deselected. In addition, data can be retained in inactive storage with a supply voltage as low as 2 V. The ATT7C174 consumes only 30 $\mu$ W at 3 V (typical), thereby allowing effective battery backup operation. Figure 1. Block Diagram #### Pin Information Table 1. Pin Descriptions | Pin | Name/Function | |-----------|-------------------| | A0—A12 | Address | | I/O0—I/O7 | Data Input/Output | | CLEAR | Clear Address Tag | | MATCH | Data Comparison | | CE | Chip Enable | | OE | Output Enable | | WE | Write Enable | | GND | Ground | | Vcc | Power | Figure 2. Pin Diagram Table 2. Truth Table X = don't care; L = VIL; H = VIH | WE | CE | OE | CLEAR | MATCH | I/O | Function | |----|----|----|-------|-------|--------|-----------------------| | Х | Х | Х | L | Н | _ | Reset All Bits to Low | | X | Н | Х | Н | Н | High-Z | Deselect Chip | | Н | L | Н | Н | L | Din | No MATCH | | Н | L | Н | Н | Н | Din | MATCH | | Н | L | L | Н | Н | Dout | Memory Read | | L | L | Х | Н | Н | DIN | Memory Write | ## **Functional Description** The ATT7C174 device provides asynchronous (unclocked) operation with matching access and cycle times. The active-low chip enable and output enable along with a 3-state I/O bus simplify the connection of several chips for increased storage capacity. Wide tag addresses are easily accommodated by paralleling devices and wire-ORing the MATCH outputs. Memory locations are specified on address pins A0 through A12 with the functions as defined in Table 2. In addition, a high-speed CLEAR control clears all memory locations to 0 when activated. This allows all address-tag bits to be cleared when the cache is being powered on or flushed. During CLEAR, the state of the I/O pins is completely defined by the WE, CE, and OE control inputs. Data-in has the same polarity as data-out. Latchup and static discharge protection are provided on-chip. The ATT7C174 can withstand an injection of up to 200 mA on any pin without damage. ## **Absolute Maximum Ratings** Stresses exceeding the values listed under Absolute Maximum Ratings can cause permanent damage to the device. This is an absolute stress rating only. Functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this data sheet is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time can adversely affect device reliability. | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------|--------|------------|-----|------| | Storage Temperature | Tstg | -65 | 150 | ∞ | | Operating Ambient Temperature | TA | <b>-55</b> | 125 | ∞ | | Supply Voltage with Respect to Ground | Vcc | -0.5 | 7.0 | V | | Input Signal with Respect to Ground | | -3.0 | 7.0 | V | | Signal Applied to High-impedance Output | _ | -3.0 | 7.0 | ٧ | | Output Current into Low Outputs | - | <u> </u> | 25 | mA | | Latchup Current | _ | > 200 | | mA | # **Recommended Operating Conditions** | Mode | Temperature Range<br>(Ambient) | Supply Voltage | | | |------------------|--------------------------------|---------------------|--|--| | Active Operation | 0 °C to 70 °C | 4.5 V ≤ Vcc ≤ 5.5 V | | | | Data Retention | 0 °C to 70 °C | 2.0 V ≤ Vcc ≤ 5.5 V | | | #### **Electrical Characteristics** Over all Recommended Operating Conditions Table 3. General Electrical Characteristics | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------|--------|------------------------------------------------|------|----------|-----------|------| | Output Voltage: | | | | | | | | High | Vон | loн = -4.0 mA, Vcc = 4.5 V | 2.4 | _ | | | | | | (except MATCH pin) | | | | | | Low | Vol | lol = 8.0 mA (all except MATCH pin) | | _ | 0.4 | V | | | | IoL = 10.0 mA (all except MATCH pin) | 1 | | 0.5 | V | | | | lo <sub>L</sub> = 18.0 mA (MATCH pin) | | - | 0.4 | V | | | | loL = 22.0 mA (MATCH pin) | - | _ | 0.5 | V | | Input Voltage: | | | | | | | | High | Viн | | 2.2 | <u> </u> | Vcc + 0.3 | V | | Low | ViL | See note 1. | -3.0 | _ | 8.0 | V | | Input Current | lix | Ground ≤ Vı ≤ Vcc | -10 | _ | 10 | μΑ | | Output Leakage Current | loz | Ground ≤ Vo ≤ Vcc, CE = Vcc | -10 | | 10 | μА | | Output Short Current | los | Vo = Ground, Vcc = Max (See note 2.) | | | -350 | mA | | Vcc Current: | | | | | | | | Inactive | ICC2 | See note 3. | _ | 15 | 30 | mA | | Standby | lcc3 | See note 4. | | 100 | 500 | μΑ | | DR Mode | Icc₄ | Vcc = 3.0 V (See note 5.) | _ | 10 | 250 | μΑ | | Capacitance: | | | | ľ | | | | Input | Cı | $T_A= 25 ^{\circ}C$ , $V_{CC} = 5.0 ^{\circ}V$ | - 1 | _ | 5 | pF | | Output | Co | Test frequency = 1 MHz (See note 6.) | | | 7 | рF | This device provides hard clamping of transient undershoot. Input levels below ground are clamped beginning at -0.6 V. A current in excess of 100 mA is required to reach -2 V. The device can withstand indefinite operation with inputs as low as -3 V, subject only to power dissipation and bond-wire fusing constraints. Table 4. Electrical Characteristics by Speed | Parameter | Symbol | Test | Speed | | | Unit | | |---------------------|------------------|------------|-------|-----|-----|------|----| | | | Conditions | 2 5 | 20 | 15 | 12 | | | Vcc Current, Active | lcc <sub>1</sub> | * | 150 | 185 | 240 | 275 | mA | <sup>\*</sup> Tested with out<u>puts open and all address and data inputs changing at the maximum write-cycle rate.</u> The device is continuously enabled for writing, i.e., CE, OE, and WE ≤ VI∟ Input pulse levels are 0 V to 3.0 V. <sup>2.</sup> Duration of the output short-circuit should not exceed 30 s. <sup>3.</sup> Tested with outputs open and all address and data inputs stable. The device is continuously disabled, i.e., CE = Vcc. Input levels are within 0.2 V of Vcc or ground. Data retention operation requires that Vcc never drops below 2.0 V. CE must be ≥ Vcc – 0.2 V. For all other inputs, Vin ≥ Vcc – 0.2 V or Vin < 0.2 V is required to ensure full powerdown.</li> <sup>5.</sup> This parameter is not 100% tested. ## **Timing Characteristics** Table 5. Read Cycle (See notes 1, 2, 3, and 4.) Over all Recommended Operating Conditions; all measurements in ns. Test conditions assume input transition times of <3 ns, reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V (see Figure 11), and output loading for specified lo<sub>L</sub> and lo<sub>H</sub> + 30 pF (see Figures 10A and 10C). | Symbol | Parameter | | | | Spo | ed | | | | |---------------------|---------------------------------------------------------------------|-----|-----|-----|----------|-----|-----|-----|-----| | | | 2 | 25 | | 2 0 | | 5 | 1 | 2 | | | | Min | Max | Min | Max | Min | Max | Min | Max | | tADXADX,<br>tCELCEH | Read-cycle Time | 25 | | 20 | _ | 15 | _ | 12 | | | tADXDOV | Address Change to Output Valid (See notes 5 and 6.) | _ | 25 | _ | 20 | | 15 | _ | 12 | | tADXDOX | Address Change to Output Change | 3 | | 3 | _ | 3 | | 3_ | | | tCELDOV | Chip Enable Low to Output Valid (See notes 5 and 7.) | | 25 | | 20 | | 15 | | 12 | | tCELDOZ | Chip Enable Low to Output Low-Z (See notes 8 and 9.) | 3 | _ | 3 | 1 | 3 | | 3 | | | tCEHDOZ | Chip Enable High to Output High-Z (See notes 8 and 9.) | - | 10 | | 8 | | 8 | _ | 5 | | tOELDOV | Output Enable Low to Output Valid | _ | 12 | _ | 10 | | 8 | | 6 | | tOELDOZ | Output Enable Low to Output Low-Z (See notes 8 and 9.) | 0 | | 0 | | 0 | | 0 | _ | | tOEHDOZ | Output Enable High to Output High-Z (See notes 8 and 9.) | | 10 | | 8 | _ | 5 | | 5 | | tCELICH,<br>tADXICH | Chip Enable Low or Address Change to Powerup (See notes 10 and 11.) | 0 | _ | 0 | <u> </u> | 0 | _ | 0 | | | tICHICL | Powerup to Powerdown (See notes 10 and 11.) | | 25 | _ | 20 | | 20 | _ | 20 | - Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, tADXWEH is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time - 2. All address timings are referenced from the last valid address line to the first transitioning address line. - CE or WE must be high during address transitions. - 4. This product is a very high-speed device, and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the Vcc and ground planes directly up to the contactor fingers. A 0.01 μF high-frequency capacitor is also required between Vcc and ground. To avoid signal reflections, proper terminations must be used. - 5. WE is high for the read cycle. - 6. During this state, the chip is continuously selected ( CE low). - 7. All address lines are valid prior to or coincident with the CE transition to active. - 8. At any given temperature and voltage condition, output-disable time is less than output-enable time for any given device. - 9. Transition is measured ±200 mV from steady-state voltage with specified loading in Figure 10B. This parameter is sampled and not 100% tested. - 10. This parameter is not 100% tested. - 11. Powerup from Icc2 to Icc1 occurs as a result of any of the following conditions: (1) falling edge of CE, (2) falling edge of WE (CE active), (3) transition on any address line (CE active), (4) transition on any data line (CE and WE active), or (5) falling edge of CLEAR. The device automatically powers down from Icc1 to Icc2 after tICHICL has elapsed from any of the powerup triggers. The exception is CLEAR, where the device remains powered up for the duration of the clear cycle. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Table 6. Write Cycle (See notes 1, 2, 3, and 4.) Over all Recommended Operating Conditions; all measurements in ns. Test conditions assume input transition times of <3 ns, reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V (see Figure 11), and output loading for specified loL and loH + 30 pF (see Figures 10A and 10C). | Symbol | Parameter | Speed | | | | | | | | |---------------------|--------------------------------------------------------|-------|-----|------|-----|-----|-------|-----|-----| | , | | 2.5 | | 5 20 | | 15 | | 1 | 2 | | | | Min | Max | Min | Max | Min | Max | Min | Max | | tADXADX | Write-cycle Time | 20 | | 20 | | 15 | | 12 | | | tCELWEH | Chip Enable Low to End of Write Cycle | 15 | | 15 | | 12 | | 10 | | | tADXWEX,<br>tADXWEL | Address Change to Beginning of Write Cycle | 0 | - | 0 | - | 0 | _ | 0 | | | tADXWEH | Address Change to End of Write Cycle | 15_ | | 15 | - | 12 | L — . | 10 | | | tWEHADX | End of Write Cycle to Address Change | 0 | | 0 | _ | 0_ | | 0 | | | tWELWEH | Write Enable Low to End of Write Cycle | 15 | | 15 | 1 | 12 | | 10 | | | tDIVWEH,<br>tDIXCEH | Data Valid to End of Write Cycle | 10 | _ | 10 | | 7 | | 6 | 1 | | tWEHDIV,<br>tWEHDIX | End of Write Cycle to Data Change | 0 | _ | 0 | 1 | 0 | | 0 | _ | | tWEHDOZ | Write Enable High to Output Low-Z (See notes 5 and 6.) | 0 | _ | 0 | _ | 0 | _ | 0 | | | tWELDOZ | Write Enable Low to Output High-Z (See notes 5 and 6.) | | 7 | - | 7 | | 5 | _ | 4 | | tCELICH | Chip Enable Low to Powerup (See notes 7 and 8.) | 0 | _ | 0 | | 0 | _ | 0 | | | tWELICH | Write Enable Low to Powerup (See notes 7 and 8.) | 0 | | 0 | | 0 | _ | 0 | | | tCEHVCL | Chip Enable High to Data Retention (See note 7.) | 0 | | 0 | | 0 | | 0 | _ | - 1. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, tADXWEH is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 2. All address timings are referenced from the last valid address line to the first transitioning address line. - 3. CE or WE must be high during address transitions. - 4. This product is a very high-speed device, and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the Vcc and ground planes directly up to the contactor fingers. A 0.01 μF high-frequency capacitor is also required between Vcc and ground. To avoid signal reflections, proper terminations must be used. - 5. At any given temperature and voltage condition, output-disable time is less than output-enable time for any given device. - 6. Transition is measured ±200 mV from steady-state voltage with specified loading in Figure 10B. This parameter is sampled and not 100% total - 7. This parameter is not 100% tested. - 8. Powerup from Icc2 to Icc1 occurs as a result of any of the following conditions: (1) falling edge of CE, (2) falling edge of WE (CE active), (3) transition on any address line (CE active), (4) transition on any data line (CE and WE active), or (5) falling edge of CLEAR. The device automatically powers down from Icc1 to Icc2 after tICHICL has elapsed from any of the powerup triggers. The exception is CLEAR, where the device remains powered up for the duration of the clear cycle. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. #### Table 7. MATCH and CLEAR Cycles Over all Recommended Operating Conditions; all measurements in ns. Test conditions assume input transition times of <3 ns, reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V (see Figure 11), and output loading for specified loL and loH + 30 pF (see Figures 10A and 10C). | Symbol | Parameter | Speed | | | | | | | | | |----------|-----------------------------------|-------|-----|-----|-----|-----|-----|-----|-----|--| | | | 2 5 | | 20 | | 1 5 | | 1 | 2 | | | | · | Min | Max | Min | Max | Min | Max | Min | Max | | | tADXADX | MATCH-cycle Time | 25 | 1 | 20 | - | 15 | | 12 | _ | | | tADXMV | Address Change to MATCH Valid | | 22 | | 20 | | 15 | _ | 12 | | | tADXMX | Address Change to MATCH Change | 3 | 1 | 3 | _ | 3 | | 3 | | | | tCELMV | Chip Enable Low to MATCH Valid | _ | 15 | - | 10 | | 10 | | 8 | | | tCEHMH | Chip Enable High to MATCH High | | 15 | - | 10 | | 10 | | 8 | | | tOEHMV | Output Enable High to MATCH Valid | _ | 15 | - | 15 | | 13 | | 10 | | | tOELMH | Output Enable Low to MATCH High | _ | 20 | - | 15 | | 12 | _ | 10 | | | tWEHMV | Write Enable High to MATCH Valid | _ | 15 | | 15 | | 13 | | 10 | | | tWELMH | Write Enable Low to MATCH High | | 20 | | 15 | | 12 | | 10 | | | tCLMH | CLEAR Low to MATCH High | 0 | 20 | 0 | 15 | 0 | 12 | 0 | 10 | | | tDVMV | Data Valid to MATCH Valid | | 15 | | 15 | | 13 | | 10 | | | tDXMX | Data Change to MATCH Change | 0 | _ | 0 | _ | 0 | _ | 0 | _ | | | tCLICL | Clear Cycle Time | 55 | | 45 | | 35 | | 30 | _ | | | tCLCH | CLEAR Pulse Width | 15 | _ | 15 | | 12 | | 12 | | | | tCLOEWEX | CLEAR Low to Inputs Don't Care | 0 | _ | 0 | _ | 0 | | 0 | _ | | | tCLICL | CLEAR Low to Powerdown | | 55 | | 45 | _ | 35 | _ | 30 | | | tCLICH | CLEAR Low to Powerup | 0 | | 0 | _ | 0 | | 0 | _ | | <sup>1.</sup> Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, tADXWEH is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. 3. CE or WE must be high during address transitions. <sup>2.</sup> All address timings are referenced from the last valid address line to the first transitioning address line. <sup>4.</sup> This product is a very high-speed device, and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the Vcc and ground planes directly up to the contactor fingers. A 0.01 μF high-frequency capacitor is also required between Vcc and ground. To avoid signal reflections, proper terminations must be used. #### **Timing Diagrams** Notes: WE is high for the read cycle. The chip is continuously selected ( CE low). Figure 3. Read Cycle — Address-Controlled Notes: WE is high for the read cycle. All address lines are valid prior to or coincident with the CE transition to low. Figure 4. Read Cycle — CE / OE -Controlled - 1. The internal write cycle of the memory is defined by the overlap of CE low and WE low. Both signals must be low to initiate a write. Either signal can terminate a write by going high. The address, data, and control input setup and hold times should be referred to the signal that falls last or rises first. - 2. If WE goes low before or concurrent with CE going low, the output remains in a high-impedance state. - 3. If CE goes high before or concurrent with WE going high, the output remains in a high-impedance state. - 4. Powerup from lcc2 to lcc1 occurs as a result of any of the following conditions: (1) falling edge of CE, (2) falling edge of WE (CE active), (3) transition on any address line (CE active), (4) transition on any data line (CE and WE active), or (5) falling edge of CLEAR. The device automatically powers down from lcc1 to lcc2 after tlCHICL has elapsed from any of the powerup triggers. The exception is CLEAR, where the device remains powered up for the duration of the clear cycle. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Figure 5. Write Cycle — WE -Controlled - 1. The internal write cycle of the memory is defined by the overlap of CE low and WE low. Both signals must be low to initiate a write. Either signal can terminate a write by going high. The address, data, and control input setup and hold times should be referred to the signal that falls last or rises first. - 2. If WE goes low before or concurrent with CE going low, the output remains in a high-impedance state. - 3. If CE goes high before or concurrent with WE going high, the output remains in a high-impedance state. - 4. Powerup from lcc2 to lcc1 occurs as a result of any of the following conditions: (1) falling edge of CE, (2) falling edge of WE (CE active), (3) transition on any address line (CE active), (4) transition on any data line (CE and WE active), or (5) falling edge of CLEAR. The device automatically powers down from lcc1 to lcc2 after tlCHICL has elapsed from any of the powerup triggers. The exception is CLEAR, where the device remains powered up for the duration of the clear cycle. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Figure 6. Write Cycle — CE -Controlled Note: Powerup from lcc2 to lcc1 occurs as a result of any of the following conditions: (1) falling edge of CE, (2) falling edge of WE (CE active), (3) transition on any address line (CE active), (4) transition on any data line (CE and WE active), or (5) falling edge of CLEAR. The device automatically powers down from lcc1 to lcc2 after tICHICL has elapsed from any of the powerup triggers. The exception is CLEAR, where the device remains powered up for the duration of the clear cycle. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Figure 7. MATCH Timing Note: Powerup from Icc2 to Icc1 occurs as a result of any of the following conditions: (1) falling edge of <u>CE</u>, (2) falling edge of <u>WE</u> (<u>CE</u> active), (3) transition on any address line (<u>CE</u> active), (4) transition on any data line (<u>CE</u> and <u>WE</u> active), or (5) falling edge of <u>CLEAR</u>. The device automatically powers down from Icc1 to Icc2 after tICHICL has elapsed from any of the powerup triggers. The exception is <u>CLEAR</u>, where the device remains powered up for the duration of the clear cycle. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Figure 8. CLEAR Timing Figure 9. Data Retention A. B. C. Figure 10. Test Loads Figure 11. Transition Times ## **Outline Diagrams** #### 28-Pin, Plastic DIP Dimensions are in inches and (millimeters). ## Outline Diagrams (continued) #### 28-Pin, Plastic SOJ Dimensions are in inches and (millimeters). **ENLARGED DETAIL** # Ordering Information Operating Range 0 °C to 70 °C | Package Style | Performance Speed | | | | | | | | | |---------------------|-------------------|--------------|--------------|--------------|--|--|--|--|--| | | 25 ns | 20 ns | 15 ns | 12 ns | | | | | | | 28-Pin, Plastic DIP | ATT7C174P-25 | ATT7C174P-20 | ATT7C174P-15 | ATT7C174P-12 | | | | | | | 28-Pin, Plastic SOJ | ATT7C174J-25 | ATT7C174J-20 | ATT7C174J-15 | ATT7C174J-12 | | | | | | For additional information, contact your AT&T Account Manager or the following: U.S.A.: AT&T Microelectronics, Dept. 52AL300240, 555 Union Boulevard, Allentown, PA 18103 1-800-372-2447 (In CANADA: 1-800-553-2448) EUROPE: AT&T Microelectronics, AT&T Deutschland GmbH, Bahnhofstr. 27A, D-8043 Unterfoehring, West Germany Tel. 089/950 86-0, Telefax 089/950 86-111 ASIA PACIFIC: AT&T Microelectronics Asia/Pacific, 14 Science Park Drive, #03-02A/04 The Maxwell, Singapore 0511 Tel. (65) 778-8833, FAX (65) 777-7495, Telex RS 42898 ATTM JAPAN: AT&T Microelectronics, AT&T Japan Ltd., 31-11, Yoyogi 1-chome, Shibuya-ku, Tokyo 151, Japan Tel. (03) 5371-2700, FAX (03) 5371-3556 SPAIN: AT&T Microelectronica de España, Poligono Industrial de Tres Cantos (Zona Oeste), 28770 Colmenar Viejo, Madrid, Spain Tel. (34) 1-8071441, FAX (34) 1-8071420 AT&T reserves the right to make changes to the product(s) or circuit(s) described herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product or circuit. Copyright © 1990 AT&T All Rights Reserved Printed in U.S.A. August 1990 DS90-060MMOS