# 8,192 x 8 Static RAM #### **Features** - BiCMOS for optimum speed/power - High speed - 12 ns - Low active power 600 mW - Low standby power 200 mW - TTL-compatible inputs and outputs - Capable of withstanding greater than 2001V electrostatic discharge #### **Functional Description** The CY7B185 and CY7B186 are high-performance BiCMOS static RAMs organized as 8,192 words by 8 bits. These RAMs are developed by Aspen Semiconductor Corporation, a subsidiary of Cypress Semiconductor. Easy memory expansion is provided by an active LOW chip enable $(\overline{CE}_1)$ , an active HIGH chip enable $(\overline{CE}_2)$ , and active LOW output enable $(\overline{OE})$ and three-state drivers. Both devices have a power-down feature $(\overline{CE}_1)$ that reduces the power consumption by 67% when deselected. The CY7B185 is in the space saving 300-mil-wide DIP package and leadless chip carrier. The CY7B186 is in the standard 600-mil-wide package. An active LOW write enable signal $(\overline{WE})$ controls the writing/reading operation of the memory. When $\overline{CE}_1$ and $\overline{WE}$ inputs are both LOW, data on the eight data input/output pins $(I/O_0)$ through $I/O_7$ ) is written into the memory location addressed by $(A_0)$ through $A_{12}$ ). Reading the device is accomplished by selecting the device and enabling the outputs, $\overline{CE}_1$ and $\overline{OE}$ active LOW, $CE_2$ active HIGH, while $\overline{WE}$ remains HIGH. Under these conditions, the contents of the location addressed by the information on the address pins is present on the eight data input/output pins. The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable $(\overline{WE})$ is HIGH. ### **Selection Guide** | | | 7B185-12<br>7B186-12 | 7B185-15<br>7B186-15 | |-----------------------------------|------------|----------------------|----------------------| | Maximum Access Time (ns) | | 12 | 15 | | Maximum Operating<br>Current (mA) | Commercial | 140 | 135 | | | Military | | 145 | | Maximum Standby | Commercial | 40 | 40 | | Current (mA) | Military | | 50 | Maximum Rating (Above which the useful life may be impaired. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. For user guidelines, not tested.) | Storage Temperature 65°C to +150°C | | |------------------------------------------------------------------|--| | Ambient Temperature with Power Applied 55°C to + 125°C | | | Supply Voltage to Ground Potential $0.5V$ to + $7.0V$ | | | DC Voltage Applied to Outputs in High Z State $-0.5V$ to $+7.0V$ | | | Input Voltage [1] 3.0V to + 7.0V | | | Output Current into Outputs (Low) 20 mA | | | Static Discharge Voltage(Per MIL-STD-883 Method 3015) | > 2001V | |-------------------------------------------------------|----------| | Latch-Up Current | > 200 mA | #### **Operating Range** | Range | Ambient<br>Temperature | V <sub>cc</sub> | |--------------|------------------------|-----------------| | Commercial | 0°C to + 70°C | 5V ± 10% | | Military [2] | - 55°C to + 125°C | 5V ± 10% | #### Electrical Characteristics Over the Operating Range [3] | | | | | | 7B185-12<br>7B186-12 | | | | | |-----------------|----------------------------|---------------------------------------------------------------------------------------------|------------------------------------------|-------|----------------------|------|----------|-------|----| | Parameters | Description | Test Conditions | | Min. | Max. | Min. | Max. | Units | | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min.$ | $I_{OH} = -4.0 \text{ mA}$ | Com'l | 2.4 | | 2.4 | | V | | | | | $I_{OH} = -2.0 \text{ mA}$ | Mil | 2.4 | | 2.4 | | | | VoL | Output LOW Voltage | $V_{CC} = Min., I_{OI}$ | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$ | | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Level | | | 2.2 | $V_{cc}$ | 2.2 | $V_{cc}$ | V | | | V <sub>IL</sub> | Input LOW Voltage [1] | | | | - 0.5 | 0.8 | - 0.5 | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $GND \leq V_i \leq V_i$ | $GND \le V_I \le V_{CC}$ | | - 10 | + 10 | - 10 | + 10 | μА | | I <sub>oz</sub> | Output Leakage<br>Current | $\begin{array}{l} \text{GND} \leq V_{I} \leq V_{CC,} \\ \text{Output Disabled} \end{array}$ | | | - 10 | + 10 | - 10 | + 10 | μА | | $I_{CC}$ | V <sub>CC</sub> Operating | $V_{CC} = Max., I_{O}$ | $_{UT} = 0 \text{mA}$ | Com'l | | 140 | | 135 | mA | | | Supply Current | f = f max. Mil | | Mil | | | | 145 | mA | | I <sub>SB</sub> | CE <sub>1</sub> Power-Down | $\overline{CE}_1 \ge V_{IH}$ | | Com'l | | 40 | | 40 | mA | | | Current | | | Mil | | | | 50 | mA | #### Capacitance<sup>[4]</sup> | Parameters | Description | Test Conditions | Max. <sup>[5]</sup> | Units | |-----------------|--------------------|----------------------------|---------------------|-------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25$ °C, $f = 1$ MHz | 5 | pF | | Cout | Output Capacitance | $V_{CC} = 5.0V$ | 7 | pF | #### Notes: - $V_{IL}$ (min.) = -3.0V for pulse width < 20 ns. - 2. TA is the "instant on" case temperature. - See the last page of this specification for Group A subgroup testing information. - Tested initially and after any design or process changes that may affect these parameters. - For all packages except CERDIP (D16, D22), which has maximums of $C_{\rm IN}=8$ pF, $C_{\rm OUT}=9$ pF. #### **AC Test Loads and Waveforms** B185-5 ## Switching Characteristics Over the Operating Range [3, 6] | | | 7B185-12<br>7B186-12 | | 7B185-15<br>7B186-15 | | | |----------------------------|------------------------------------------------------------------------|----------------------|------|----------------------|------|----------| | Parameters | Description | Min. | Max. | Min. | Max. | Units | | READ CYCLE | | | L | | | | | t <sub>RC</sub> | Read Cycle Time | 12 | | 15 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 12 | | 15 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | ns | | t <sub>ACE1</sub> | CE <sub>1</sub> LOW to Data Valid | | 12 | | 15 | ns | | t <sub>ACE2</sub> | CE <sub>2</sub> HIGH to Data Valid | | 12 | | 15 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 8 | | 10 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 2 | | 3 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [7] | | 8 | | 8 | ns | | t <sub>LZCE1</sub> | CE <sub>1</sub> LOW to Low Z [8] | 3 | | 3 | | ns | | t <sub>LZCE2</sub> | CE <sub>2</sub> HIGH to Low Z [8] | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH to High Z [6, 7]<br>CE <sub>2</sub> LOW to High Z | | 7 | | 8 | ns | | WRITE CYCLE <sup>[9]</sup> | | | 1 | | | <u> </u> | | t <sub>wc</sub> | Write Cycle Time | 12 | | 15 | | ns | | t <sub>SCE1</sub> | Œ₁ LOW to Write End | 8 | | 10 | | ns | | t <sub>SCE2</sub> | CE <sub>2</sub> HIGH to Write End | 8 | | 10 | | ns . | | t <sub>AW</sub> | Address Set-Up to Write End | 8 | | 10 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 8 | | 10 | | ns | | $t_{SD}$ | Data Set-Up to Write End | 6.5 | | 8 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[6]</sup> | | 7 | | 7 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z | 3 | | 3 | | ns | #### Notes: - Notes: 6. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub>, and C<sub>L</sub> = 20 pF. 7. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state vertex. - voltage. - At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub> for any given device. - The internal write time of the memory is defined by the overlap of $\overline{CE_1}$ LOW, $CE_2$ HIGH, and $\overline{WE}$ LOW. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. All three signals must be active to initiate a write, and either invalue to the properties of the signal that the properties of the signal that the properties of the signal should be active to initiate a write, and either the properties of the signal should be signal to the signal should be signal that the signal should be signal that the signal should be signal to the signal should be signal that b signal can terminate a write by going inactive. # **Switching Waveforms** Notes: 10. Device is continuously selected. $\overline{OE}_1$ $\overline{CE}_1 = V_{IL}$ . $CE_2 = V_{IH}$ . 11. Address valid prior to or coincident with $\overline{CE}$ transition LOW. - 12. WE is HIGH for read cycle. - 13. Data I/O is HIGH impedance if OE = V<sub>IH</sub>. 14. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. # Switching Waveforms (continued) Write Cycle No. 2 ( $\overline{CE}$ Controlled) [8, 12, 14] ### **Truth Table** | $\overline{\text{CE}}_1$ | CE <sub>2</sub> | WE | ŌĒ | Inputs/Outputs | Mode | |--------------------------|-----------------|----|----|----------------|-------------------------| | Н | Х | х | x | High Z | Deselect/Power-<br>Down | | L | L | X | X | High Z | Deselect | | L | Н | Н | L | Data Out | Read | | L | Н | L | X | Data In | Write | | L | Н | Н | Н | High Z | Deselect | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Type | Operating<br>Range | |---------------|---------------|-----------------|--------------------| | 12 | CY7B185-12PC | P21 | Commercial | | | CY7B185-12VC | V21 | | | | CY7B185-12DC | D22 | | | 15 | CY7B185-15PC | P21 | Commercial | | | CY7B185-15VC | V21 | | | | CY7B185-15DC | D22 | | | | CY7B185-15DMB | D22 | Military | | | CY7B185-15LMB | L54 | | | Speed<br>(ns) | Ordering Code | Package<br>Type | Operating<br>Range | |---------------|---------------|-----------------|--------------------| | 12 | CY7B186-12PC | P15 | Commercial | | 15 | CY7B186-15PC | P15 | Commercial | | | CY7B186-15DMB | D16 | Military | Document #: 38-A-00016-A