# 82077 CHMOS SINGLE-CHIP FLOPPY DISK CONTROLLER - Single-Chip Floppy Disk Solution - 100% PC-AT Hardware Compatible - 100% PS/2™ Hardware Compatible - Integrated Drive and Data Bus Buffers - Integrated Analog Data Separator - 250 Kbits/sec - 300 Kbits/sec - 500 Kbits/sec - 1 Mbits/sec (82077-1 only) - **■** High Speed Processor Interface - Vertical Recording Support - 12 mA Data Bus Drivers, 40 mA Disk Drivers - Four Fully Decoded Drive Select and Motor Signals - Programmable Write Precompensation Delays - Addresses 256 Tracks Directly, Supports Unlimited Tracks - 16 Byte FIFO - **■** 68-Pin PLCC The 82077 floppy disk controller has completely integrated all of the logic required for floppy disk control. The 82077, a 24 MHz crystal, a resistor package and a device chip select implements a PC-AT or PS/2<sup>TM</sup> solution. All programmable options default to compatible values. The dual PLL data separator has better performance than most board level/discrete PLL implementations. The FIFO allows better system performance in multi-master systems (e.g. PS/2<sup>TM</sup>). The 82077 is fabricated with Intel's CHMOS III technology and is available in a 68-lead PLCC (plastic) package. Figure 1. 82077 Pinout 290166-1 PS/2™ is a trademark of IBM. Table 1. 82077 Pin Description | Symbol | Pin# | 1/0 | | | | *************************************** | Description | | | | | |------------|----------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | HOST IN | ITERF. | ACE | | | | | | | | | | | RESET | 32 | 1 | | ESET: A high level places the 82077 in a known idle state. All registers are cleared coept those set by the Specify command. | | | | | | | | | CS | 6 | ı | СНІ | PS | ELE | CT: D | ecodes base address range and qualifies $\overline{RD}$ and $\overline{WR}$ inputs. | | | | | | A0 | 7 | ı | ADE | ORE | SS: | Selec | ts one of the host interface registers: | | | | | | A1<br>A2 | 8<br>10 | | A2 | <b>A1</b> | A0 | | Register | | | | | | / 12 | 10 | | 0 | 0<br>0 | 0 | R<br>R | Status Register A Status Register B | | | | | | | - | | 0 | 1 | 0 | R/W | Digital Output Register | | | | | | | | | 0 | 1 | 1 | R | Reserved<br>Main Status Register | | | | | | | | | | 0 | 0 | W | Data Rate Select Register | | | | | | | | | 1 | 0 | 1 | | Data (FIFO) | | | | | | | | | 1 | 1 | 0 | | Reserved | | | | | | | | | 1 | 1 | 1 | R | Digital Input Register | | | | | | | | | 1 | 1 | 1 | W | Configuration Control Register | | | | | | DB0 | 11 | 1/0 | DAT | ΓΑΕ | 3US | : Data | bus with 12 mA drive | | | | | | DB1 | 13 | | | | | | | | | | | | DB2 | 14 | | | | | | | | | | | | DB3<br>DB4 | 15<br>17 | | | | | | • | | | | | | DB4<br>DB5 | 19 | İ | | | | | | | | | | | DB6 | 20 | | | | | | | | | | | | DB7 | 22 | | | | | | | | | | | | RD | 4 | 1 | REA | ND: | Con | trol sig | nal | | | | | | WR | 5 | ı | WR | ITE | : Co | ntrol s | ignal | | | | | | DRQ | 24 | 0 | | | | | Requests service from a DMA controller. Normally active high, but dance in AT mode when the appropriate bit is set in the DOR. | | | | | | DACK | 3 | I | DM/ | A A | CKN | OWL | EDGE: Control input that qualifies the RD, WR inputs in DMA cycles. | | | | | | TC | 25 | .1 | tran | <b>TERMINAL COUNT:</b> Control line from a DMA controller that terminates the current disk ransfer. TC is accepted only while DACK is active. This input is active high in the AT mode and active low in the PS/2™ mode. | | | | | | | | | INT | 23 | 0 | Nor | NTERRUPT: Signals a data transfer in non-DMA mode and when status is valid. lormally active high, but goes to high impedance in AT mode when the appropriate bit is et in the DOR. | | | | | | | | | X1<br>X2 | 33<br>34 | - | | | | | onnection for a 24 MHz fundamental mode parallel resonant crystal. X1 n a MOS level clock and X2 would be left unconnected. | | | | | Table 1. 82077 Pin Description (Continued) | Symbol | Pin# | 1/0 | Description | | | | | | | |--------------------------|----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | HOST INT | HOST INTERFACE (Continued) | | | | | | | | | | IDENT | 27 | . 1 | IDENTITY: Strapping option for either PC-AT or PS/2™ compatibility. Various signals change levels depending upon the mode. AT MODE: The AT mode is selected by strapping IDENT to VCC. In this mode, DMA Gate logic is enabled, TC and DENSEL become active high signals (default to a 5.25″ floppy disk). PS/2™ MODE: The PS/2™ standard mode is selected by strapping IDENT to ground. In this mode, the DMA Gate logic is disabled, TC and DENSEL become active low signals (defaults to a 3.5″ disk). | | | | | | | | DISK CON | TROL ( | All ou | tputs have 40 mA drive capability) | | | | | | | | INVERT | 35 | | <b>INVERT:</b> Strapping option. Determines the polartity of <b>all</b> signals in this section. Should be strapped to ground when using the internal buffers and these signals become active LOW. When strapped to VCC, these signals become active high and external inverting drivers and receivers are required. | | | | | | | | ME0<br>ME1<br>ME2<br>ME3 | 57<br>61<br>63<br>66 | 0 | <b>ME0-3:</b> Decoded Motor enables for drives 0-3. The motor enable pins are directly controlled via the Digital Output Register. | | | | | | | | DS0<br>DS1<br>DS2<br>DS3 | 58<br>62<br>64<br>67 | 0 | <b>DRIVE SELECT 0-3:</b> Decoded drive selects for drives 0-3. These outputs are decoded from the select bits in the Digital Output Register and gated by ME0-3. | | | | | | | | HDSEL | 51 | 0 | <b>HEAD SELECT:</b> Selects which side of a disk is to be used. An active level selects side 1. | | | | | | | | STEP | 55 | 0 | STEP: Supplies step pulses to the drive. | | | | | | | | DIR | 56 | 0 | <b>DIRECTION:</b> Controls the direction the head moves when a step signal is present. The head moves toward the center if active. | | | | | | | | WRDATA | 53 | 0 | <b>WRITE DATA:</b> FM or MFM serial data to the drive. Precompensation value is selectable through software. | | | | | | | | WE | 52 | 0 | WRITE ENABLE: Drive control signal that enables the head to write onto the disk. | | | | | | | | DENSEL | 49 | 0 | <b>DENSITY SELECT:</b> Indicates whether a low (250/300 Kbps) or high (500 Kbps/1 Mbps) data rate has been selected. When PS/2™ mode is selected, a high signal means that low density was enabled. In the AT mode, a high signal indicates high density. | | | | | | | | DSKCHG | 31 | 1 | DISK CHANGE: This input is reflected in the Digital Input Register. | | | | | | | | DRV2 | 30 | ı | <b>DRIVE2:</b> This indicates whether a second drive is installed and is reflected in Status Register A. | | | | | | | Table 1. 82077 Pin Description (Continued) | Symbol | Pin# | 1/0 | Description | |------------------|---------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------| | DISK CON | ITROL | (All ou | tputs have 40 mA drive capability) (Continued) | | TRK0 | 2 | 1 | TRACKO: Control line that indicates that the head is on track 0. | | WP | 1 | 1 | WRITE PROTECT: Indicates whether the disk drive is write protected. | | INDX | 26 | 1 | INDEX: Indicates the beginning of the track. | | PLL SECT | ION | | | | RDDATA | 41 | I | <b>READ DATA:</b> Serial data from the disk. INVERT also affects the polarity of this signal. | | HIFIL | 38 | 1/0 | <b>HIGH FILTER:</b> Analog reference signal for internal data separator compensation. This should be filtered by an external capacitor to LOFIL. | | LOFIL | 37 | 1/0 | LOW FILTER: Low noise ground return for the reference filter capacitor. | | MFM | 48 | 0 | MFM: Indication of the current data encoding/decoding mode. MFM is active high. | | DRATE0<br>DRATE1 | 28<br>29 | 0 | DATARATE0-1: Reflects the contents of bits 0,1 of the Data Rate Register. | | MISCELL | ANEOU | S | | | VCC | 18<br>39<br>40<br>60<br>68 | | Voltage: +5V | | GND ' | 9<br>12<br>16<br>21<br>36<br>50<br>54<br>59<br>65 | | Ground | | AVCC | 46 | | Analog Supply | | AVSS | 45 | | Analog Ground | | NC | 42<br>43<br>44<br>47 | | <b>No Connection:</b> These pins <b>MUST</b> be left unconnected; they access unsupported internal PLL modes. | ## 1.0 INTRODUCTION The 82077 is a true single-chip floppy disk controller for the PC-AT and PS/2<sup>TM</sup>. The 82077, a 24 MHz crystal, a resistor package and a chip select implement a complete design. All drive control signals are fully decoded and have 40 mA drive buffers with selectable polarity. Signals returned from the drive are sent through on-chip input buffers with hysteresis for noise immunity. The integrated analog data separator needs no external compensation yet allows for a wide motor speed variation with exceptionally low soft error rates. The microprocessor interface has a 12 mA drive buffer on the data bus plus 100% hardware register compatibility for PC-AT's and PS/2TM's. The 16-byte FIFO with programmable thresholds is extremely useful in multi-master systems (PS/2TM) or systems with a large amount of bus latency. Upon reset, the 82077 defaults to 8272A functionality. New features are either selected via hardware straps or new commands. Figure 1-1 is a block diagram of the 82077. Figure 1-1. 82077 Block Diagram ## 1.1 Oscillator Figure 1-2. Crystal Oscillator Circuit The 24 MHz clock can be supplied either by a crystal or a MOS level square wave. All internal timings are referenced to this clock or a scaled count which is data rate dependent. The crystal oscillator must be allowed to run for 10 ms after VCC has reached 4.5V or exiting the POWERDOWN mode to quarantee that it is stable. ## **Crystal Specifications** Frequency: 24 MHz Mode: Parallel Resonant Fundamental Mode Series Resistance: Less than $40\Omega$ Shunt Capacitance: Less than 5 pF # 1.2 Perpendicular Recording Mode An added capability of the 82077 is the ability to interface directly to perpendicular recording floppy drives that use the Toshiba format. Perpendicular recording differs from the traditional longitudinal method by orienting the magnetic bits vertically. This scheme then packs in more data bits for the same area. The 82077 with Toshiba perpendicular recording drives can at a minimum, read standard 3.5" floppies as well as read and write perpendicular media. Some manufacturers offer drives that can read and write standard and perpendicular media in a perpendicular media drive. A single command puts the 82077 into perpendicular mode. All other commands operate as they normally do. The perpendicular mode requires the 1 Mbps data rate of the 82077. At this data rate, the FIFO eases the host interface bottleneck due to the speed of data transfer to or from the disk. ## 2.0 MICROPROCESSOR INTERFACE The interface consists of the standard asynchronous signals: RD, WR, CS, A0-A3, INT, DMA control and a data bus. The address lines select between configuration registers, the FIFO and control/status registers. This interface can be switched between PC-AT or PS/2™ normal modes. The PS/2™ register set is a superset of the registers found in a PC-AT. For PC-AT applications, the PS/2TM register set is located at unused locations. Note that the registers are always present regardless of which mode is select- ## 2.1 Status, Data and Control Registers The base address range is supplied via the $\overline{CS}$ pin. For PC-AT or PS/2TM designs this would be 3F0 Hex to 3F7 Hex. | <b>A2</b> | <b>A</b> 1 | A0 | | Register | | |-----------|------------|----|-----|--------------------------------|------| | 0 | 0 | 0 | R | Status Register A | SRA | | 0 | 0 | 1 | R | Status Register B | SRB | | 0 | 1 | 0 | R/W | Digital Output Register | DOR | | 0 | 1 | 1 | | Reserved | | | 1 | 0 | 0 | R | Main Status Register | MSR | | 1 | 0 | 0 | W | Data Rate Select Register | DSR | | 1 | 0 | 1 | R/W | Data (FIFO) | FIFO | | 1 | 1 | 0 | | Reserved | 1 | | 1 | 1 | 1 | R | Digital Input Register | DIR | | 1 | 1 | 1 | W | Configuration Control Register | CCR | ## 2.1.1 STATUS REGISTER A (SRA) This register is read-only and monitors the state of the interrupt pin and several disk interface pins. This register is part of the PS/2™ register set. | 7 | 6* | 5 | 4* | 3 | 2* | 1* | 0 | |----------------|------|------|------|-------|------|----|-----| | INT<br>PENDING | DRV2 | STEP | TRKO | HDSEL | INDX | WP | DIR | The INT PENDING bit is used by software to monitor the state of the 82077 INTERRUPT pin. The bits marked with a "\*" reflect the state of drive signals on the cable and therefore are independent of the state of the INVERT pin. As a read-only register, there is no default value associated with a reset other than some drive bits will change with a reset. The INT PENDING, STEP, HDSEL, and DIR bits will be low after reset. ### 2.1.2 STATUS REGISTER B (SRB) This register is read-only and monitors the state of several disk interface pins. This register is part of the PS/2™ register set. | 7 | 6 | 5 | 4 | 3* | 2 | 1 | 0 | |----|-------|-------|--------|--------|----|-----|-----| | | | DRIVE | WRDATA | RDDATA | WE | мот | мот | | ١' | 1 1 | SEL 0 | TOGGLE | TÖGGLE | WE | EN1 | EN0 | As the only drive input, RDDATA TOGGLE's activity is independent of the INVERT pin level and reflects the level as seen on the cable. The two TOGGLE bits do not read back the state of their respective pins directly. Instead, the pins drive a Flip/Flop which produces a wider and more reliably read pulse. Bits 6 and 7 are undefined and always return a 1. After any reset, the activity on the TOGGLE pins is cleared. Drive select and Motor bits cleared by the RESET pin and not software resets. ## 2.1.3 DIGITAL OUTPUT REGISTER (DOR) The Digital Output Register contains the drive select and motor enable bits, a reset bit and a DMA GATE bit. This register is used in both PC-AT and PS/2™ designs. | 7 | 6 | 5 | - 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|------|-------|-------|-------| | мот | мот | мот | мот | DMA | RESET | DRIVE | DRIVE | | EN3 | EN2 | EN1 | EN0 | GATE | HESEI | SEL 1 | SEL 0 | The MOT ENx bits directly control their respective motor enable pins (ME0-3). A one means the pin is active, the INVERT pin determines which level that is. The DRIVE SELx bits are decoded to provide four drive select lines and only one may be active at a time. A one is active and the INVERT pin determines the level on the cable. Standard programming practice is to set both MOT ENx and DRIVE SELx bits at the same time. Table 2-1 lists a set of DOR values to activate the drive select and motor enable for each drive. **Table 2-1. Drive Activation Values** | Drive | DOR Value | |-------|-----------| | 0 | 1CH | | 1 | 2DH | | 2 | 4EH | | 3 | 8FH | The $\overline{\text{DMAGATE}}$ bit is enabled only if the IDENT pin is tied to V<sub>CC</sub> (PC-AT mode). If $\overline{\text{DMAGATE}}$ is set to a low, the INT and DRQ output pins are tristated and if set high, INT and DRQ are enabled to the system. If IDENT is tied to VSS, $\overline{\text{DMAGATE}}$ has no effect upon the INT and DRQ pins and they are always active. This RESET bit clears the basic core of the 82077 and the FIFO circuits. Once set, it remains set until the user clears this bit. This bit is set by a chip reset and the 82077 is held in a reset state until the user clears this bit. The RESET bit has no effect upon this register. The RESET pin will clear this register. ## 2.1.4 DATARATE SELECT REGISTER (DSR) This register is included for compatibility with the 82072 floppy controller and is write-only. Changing the data rate changes the timings of the drive control signals. To ensure that drive timings are not violated when changing data rates, choose a drive timing such that the fastest data rate will not violate the timing. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------------|---|-------------------|-------------------|------|---|----------------| | S/W<br>RESET | POWER<br>DOWN | | PRE-<br>COMP<br>2 | PRE-<br>COMP<br>1 | COMP | | DRATE<br>SEL 0 | This register is the same as used in the 82072 except that the internal/external PLL select bit is removed. It is recommended that bit 5 be written with a 0 for compatibility. S/W RESET behaves the same as DOR RESET except that this reset is self clearing. POWER DOWN deactivates the internal clocks and shuts off the oscillator. Disk control pins are put in an inactive state. All input signals must be held in a valid state (D.C. level 1 or 0). POWER DOWN is exited by activating one of the reset functions. PRECOMP 0-2 adjusts the WRDATA output to the disk to compensate for magnetic media phenomena known as bit shifting. The data patterns that are susceptible to bit shifting are well understood and the 82077 compensates the data pattern as it is written to the disk. The amount of precompensation is dependent upon the drive and media but in most cases the default value is acceptable. The 82077 starts precompensating the data pattern starting on Track 0. The CONFIGURE command can change the track that precompensating starts on. Table 2-2 lists the precompensation values that can be selected and Table 2-3 lists the default precompensation values. The default value is selected if the three bits are zeros. **Table 2-2. Precompensation Delays** | PRECOMP<br>432 | Precompensation Delay | |----------------|-----------------------| | 111 | 0.00 ns—DISABLED | | 001 | 41.67 ns | | 010 | 83.34 ns | | 011 | 125.00 ns | | 100 | 166.67 ns | | 101 | 208.33 ns. | | 110 | 250.00 ns | | 000 | DEFAULT | Table 2-3. Default Precompensation Delays | Precompensation Delays | | | | |------------------------|------------------------------|--|--| | 41.67 ns | 1. | | | | 125 ns | | | | | 125 ns | | | | | 125 ns | | | | | | 41.67 ns<br>125 ns<br>125 ns | | | DRATE 0-1 select one of the four data rates as listed in Table 2-4. The default value is 250 Kbps upon a chip reset. Other Resets do not affect the DRATE or PRECOMP bits. Table 2-4. Data Rates | DRA | TESEL | DATA RATE | | | | |-----|-------|-----------|----------|--|--| | 1 | . 0 | MFM | FM | | | | 1 | : 1 | 1 Mbps | Illegal | | | | 0 | 0 | 500 Kbps | 250 Kbps | | | | 0 | 1 | 300 Kbps | 150 Kbps | | | | 1 | 0 | 250 Kbps | 125 Kbps | | | ## 2.1.5 MAIN STATUS REGISTER (MSR) The Main Status Register is a read-only register and is used for controlling command input and result output for all commands. | 7 | 6 | 5 4 3 | | 3 | 2 | 1 | 0 | |-----|-----|-------|-----|-------|-------|-------|-------| | RQM | DIO | NON | CMD | DRV 3 | DRV 2 | DRV 1 | DRV 0 | | HQM | DIO | DMA | BSY | BUSY | BUSY | BUSY | BUSY | RQM—Indicates that the host can transfer data if set to a 1. No access is permitted if set to a 0. DIO—Indicates the direction of a data transfer once RQM is set. A 1 indicates a read and a 0 indicates a write is required. NON-DMA—This mode is selected in the SPECIFY command and will be set to a 1 during the execution phase of a command. This is for polled data transfers and helps differentiate between the data transfer phase and the reading of result bytes. COMMAND BUSY—This bit is set to a one when a command is in progress. This bit will go active after the command byte has been accepted and goes inactive at the end of the results phase. If there is no result phase (SEEK, RECALIBRATE commands), this bit is returned to a 0 after the last command byte. DRV x BUSY—These bits are set to ones when a drive is in the seek portion of a command, including implied and overlapped seeks, and recalibrates. ## 2.1.6 FIFO (DATA) All command parameter information and disk data transfers go through the FIFO. The FIFO is 16 bytes in size and has programmable threshold values. Data transfers are governed by the RQM and DIO bits in the Main Status Register. The FIFO defaults to an 8272A compatible mode after any form of reset. This maintains PC-AT hardware compatibility. The default values can be changed through the CONFIGURE command (enable full FIFO operation with threshold control). The advantage of the FIFO is that it allows the system a larger DMA latency without causing a disk error. Table 2.5 gives several examples of the delays with a FIFO. The data is based upon the following formula: Threshold# $$\times \left| \frac{1}{\text{DATA RATE}} \times 8 \right| - 1.5 \,\mu\text{s} = \text{DELAY}$$ Table 2-5. FIFO Service Delay | FIFO Threshold<br>Examples | Maximum Delay to Servicing at 1 Mbps Data Rate | | | | | | | |----------------------------|------------------------------------------------|--|--|--|--|--|--| | 1 byte | $1 \times 8$ μs $- 1.5$ μs $= 6.5$ μs | | | | | | | | 2 bytes | $2 \times 8 \mu s - 1.5 \mu s = 14.5 \mu s$ | | | | | | | | 8 bytes | $8 \times 8$ μs $-$ 1.5 μs $=$ 62.5 μs | | | | | | | | 15 bytes | $15 \times 8 \mu s - 1.5 \mu s = 118.5 \mu s$ | | | | | | | | FIFO Threshold<br>Examples | Maximum Delay to Servicing<br>at 500 Kbps Data Rate | |----------------------------|----------------------------------------------------------------| | 1 byte | $1 \times 16 \mu\text{s} - 1.5 \mu\text{s} = 14.5 \mu\text{s}$ | | 2 bytes | $2 \times 16 \mu s - 1.5 \mu s = 30.5 \mu s$ | | 8 bytes | $8 \times 16 \mu s - 1.5 \mu s = 126.5 \mu s$ | | 15 bytes | $15 \times 16 \mu s - 1.5 \mu s = 238.5 \mu s$ | At the start of a command, the FIFO action is always disabled and command parameters must be sent based upon the RQM and DIO bit settings. As the 82077 enters the command execution phase, it clears the FIFO of any data to ensure that invalid data is not transferred. An overrun or underrun will terminate the current command and the transfer of data. Disk writes will complete the current sector by generating a 00 pattern and valid CRC. Reads require the host to remove the remaining data so that the result phase may be entered. ## 2.1.7 DIGITAL INPUT REGISTER (DIR) This register is used to sense the state of the DSKCHG and DENSEL inputs and is read-only. | 7 | • | 6 | 5 | 4 | 3 | 2 | 1 | 0* | |----|---|---|---|---|---|---|----|--------------| | DS | | 1 | 1 | 1 | 1 | 1 | 1. | HIGH<br>DENS | DSKCHG monitors the pin of the same name and reflects the opposite value seen on the disk cable, regardless of the value of INVERT. HIGH DENS is low whenever the 500 Kbps or 1 Mbps data rates are selected. This bit is independent of the effects of the IDENT and INVERT pins. Table 2-6 shows the state of the DENSEL pin when INVERT is low. **Table 2-6. DENSEL Encoding** | Data Rate | IDENT | DENSEL | |-----------|-------|--------| | 1 Mbps | 0 | 0 | | | 1 | 1., | | 500 Kbps | 0 | 0 | | | 1 | 1 . | | 300 Kbps | 0 | 1 | | | 1 | 0 | | 250 Kbps | 0 | 1 | | | 1 | 0 | This pin is set high after a pin RESET and is unaffected by DOR and DSR resets. All other bits are unused and returned as 1's. # 2.1.8 CONFIGURATION CONTROL REGISTER (CCR) This register sets the datarate and is write only. In the PC-AT it is named the DSR. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|----------------|---| | | 1 | _ | _ | _ | _ | DRATE<br>SEL 1 | l | Refer to the table in the Data Rate Select Register for values. Unused bits should be set to 0. ## 2.2 RESET There are three sources of reset on the 82077; the RESET pin, a reset generated via a bit in the DOR and a reset generated via a bit in the DSR. All resets take the 82077 out of the power down state. On entering the reset state, all operations are terminated and the 82077 enters an idle state. Activating reset while a disk write activity is in progress will corrupt the data and CRC. On exiting the reset state, various internal registers are cleared, including the CONFIGURE command information, and the 82077 waits for a new command. Drive polling will start unless disabled by a new CONFIGURE command. ### 2.2.1 RESET PIN The RESET pin is a global reset and clears all registers except those programmed by the SPECIFY command. The DOR Reset bit is enabled and must be cleared by the host to exit the reset state. ## 2.2.2 DOR RESET vs DSR RESET These two resets are functionally the same. The DSR Reset is included to maintain 82072 compatibility. Both will reset the 8272 core which affects drive status information and the FIFO circuits. The DSR Reset clears itself automatically while the DOR Reset requires the host to manually clear it. DOR Reset has precedence over the DSR Reset. The DOR Reset is set automatically upon a pin RESET. The user must manually clear this reset bit in the DOR to exit the reset state. ## 2.3 DMA Transfers DMA transfers are enabled with the SPECIFY command and are initiated by the 82077 by activating the DRQ pin during a data transfer command. The FIFO is enabled directly by asserting DACK and addresses need not be valid. ## 3.0 DRIVE INTERFACE The 82077 has integrated all of the logic needed to interface to a floppy disk drive. All drive outputs have 40 mA drive capability and all inputs use a receive buffer with hysteresis. The internal analog data separator requires no external components, yet allows for an extremely wide capture range with high levels of read-data jitter. The designer needs only to run the 82077 disk drive signals to the disk drive connector. ## 3.1 Cable Interface The $\overline{\text{INVERT}}$ pin selects between using the internal buffers on the 82077 or user supplied inverting buffers. $\overline{\text{INVERT}}$ pulled to V<sub>CC</sub> disables the internal buffers; pulled to ground will enable them. There is no need to use external buffers with the 82077 in PC-AT or PS/2<sup>TM</sup> applications. The selection between the PC-AT or PS/2<sup>TM</sup> interface, through the IDENT pin, also changes the definition of the DENSEL pin. The AT interface assumes using 5.25" drives where a high on DENSEL tells the drive that either the 500 Kbps or 1 Mbps datarate is selected. The PS/2<sup>TM</sup> interface assumes 3.5" drives and DENSEL changes to a low for the high datarates. Additionally, the two types of drives have different electrical interfaces. Generally, the 5.25" drive uses open collector drivers and the 3.5" drives (as used on PS/2<sup>TM</sup>) use totem-pole drivers. The output buffers on the 82077 do not change between open collector or totem-pole, they are always totem-pole. For design information on interfacing 5.25" and 3.5" drives to a single 82077, refer to Section 9. ## 3.2 Data Separator The function of the data separator is to lock onto the incoming serial read data. When lock is achieved the serial front end logic of the chip is provided with a clock which is synchronized to the read data. The synchronized clock, called Data Window, is used to internally sample the serial data. One state of Data Window is used to sample the data portion of the bit cell, and the alternate state samples the clock portion. Serial to parallel conversion logic separates the read data into clock and data bytes. To support reliable disk reads the data separator must track fluctuations in the disk data frequency. Frequency errors primarily arise from two sources: drive rotation speed variation and instantaneous speed variation (ISV). A second condition, and one that opposes the ability to track frequency shifts is the response to bit jitter. The internal data separator consists of two analog phase lock loops (PLLs) as shown in Figure 3-1. The two PLLs are referred to as the reference PLL and the data PLL. The reference PLL (the master PLL) is used to bias the data PLL (the slave PLL). The reference PLL adjusts the data PLL's operating point as a function of process, junction temperature and supply voltage. Using this architecture it was possible to eliminate the need for external trim components. Figure 3-1. Data Separator Block Diagram ## 3.2.1 PHASE LOCK LOOP OVERVIEW Figure 3-2. Data PLL Figure 3-2 shows the data PLL. The reference PLL has control over the loop gain by its influence on the charge pump and the VCO. In addition the reference PLL controls the loop filter time constant. As a result the closed loop transfer function of the data PLL is controlled, and immune, to the first order, to environmental factors, and process variation. Systems of this type are often very sensitive to noise. In the design of this data separator many steps were taken to avoid noise sensitivity problems. The analog section of the chip has a separate VSS pin (AVSS) which should be connected externally to a noise free ground. This provides a clean basis for VSS referenced signals. In addition many analog circuit features were employed to make the overall system as insensitive to noise as possible. ## 3.2.1 JITTER TOLERANCE The jitter immunity of the system is dominated by the data PLL's response to phase impulses. This is measured as a percentage of the theoretical data window by dividing the maximum readable bit shift by a 1/4 bitcell distance. For instance, if the maximum allowable bit shift is 300 ns for a 500 Kbps data stream, the jitter tolerance is 60%. The graph in Figure 12-1 of the Data Separator Characteristics section illustrates the jitter tolerance of the 82077 across a $\pm 6\%$ frequency range. ## 3.2.2 LOCKTIME (tLOCK) The lock, or settling time of the data PLL is designed to be 64 bit times. This corresponds to 4 sync bytes in the FM mode and 8 sync bytes in the MFM mode. This value assumes that the sync field jitter is 5% the bit cell or less. This level of jitter should be easily achieved for a constant bit pattern, since intersymbol interference should be equal, thus nearly eliminating random bit shifting. ## **3.2.3 CAPTURE RANGE** Capture Range is the maximum frequency range over which the data separator will acquire phase lock with the incoming RDDATA signal. In a floppy disk environment, this frequency variation is composed of two components: drive motor speed error and ISV. Frequency is a factor which may determine the maximum level of the ISV (Instantaneous Speed Variation) component. In general, as frequency increases the allowed magnitude of the ISV component will decrease. When determining the capture range requirements, the designer should take the maximum amount of frequency error for the disk drive and double it to account for media switching between drives. Figure 3-3. Precompensation Block Diagram #### 3.2.4 REFERENCE FILTER To provide a clean bias voltage for the internal data separator, two pins have been provided to filter this signal. It is recommended to place a 0.005 uF capacitor between HIFIL and LOFIL to filter the reference signal. A smaller capacitance will reduce the effectiveness of the filter and could result in a lower iitter tolerance, Conversely, a larger capacitance has the potential to further improve jitter tolerance, but will result in an increased settling time after a change in data rate. For instance, a filter capacitor of 0.005 uF will yield a settling time of approximately 500 microseconds. Since HIFIL generates a relatively low current signal (approximately 10 uA), care also needs to be taken to avoid external leakage on this pin. The quality of the capacitor, solder flux, grease, and dirt can all impact the amount of leakage on the board. # 3.3 Write Precompensation The write precompensation logic is used to minimize bit shifts in the RDDATA stream from the disk drive. The shifting of bits is a known phenomena of magnetic media and is dependent upon the disk media AND the floppy drive. The 82077 monitors the bit stream that is being sent to the drive. The data patterns that require precompensation are well known. Depending upon the pattern, the bit is shifted either early or late (or not at all) relative to the surrounding bits. Figure 3-3 is a block diagram of the internal circuit. The top block is a 13-bit shift register with the no delay tap being in the center. This allows 6 levels of early and late shifting with respect to nominal. The shift register is clocked at the main clock rate (24 MHz). The output is fed into 2 multiplexors—one for early and one for late. A final stage of multiplexors combines the early, late and normal data stream back into one which is the WRDATA output. ## 4.0 CONTROLLER PHASES For simplicity, command handling in the 82077 can be divided into three phases: Command, Execution and Result. Each phase is described in the following secions. ## 4.1 Command Phase After a reset, the 82077 enters the command phase and is ready to accept a command from the host. For each of the commands, a defined set of command code bytes and parameter bytes has to be written to the 82077 before the command phase is complete (Please refer to Section 5.0 for the command descriptions). These bytes of data must be transferred in the order prescribed. Before writing to the 82077, the host must examine the RQM and DIO bits of the Main Status Register. RQM, DIO must be equal to "1" and "0" respectively before command bytes may be written. RQM is set false by the 82077 after each write cycle until the received byte is processed. The 82077 asserts RQM again to request each parameter byte of the com- mand, unless an illegal command condition is detected. After the last parameter byte is received, RQM remains "0", and the 82077 automatically enters the next phase as defined by the command definition. The FIFO is disabled during the command phase to retain compatibility with the 8272A, and to provide for the proper handling of the "Invalid Command" condition. # 4.2 Execution Phase All data transfers to or from the 82077 occur during the execution phase, which can proceed in DMA or non-DMA mode as indicated in the SPECIFY command After a reset, the FIFO is disabled. Each data byte is transferred by an INT or DRQ depending on the DMA mode. The CONFIGURE command can enable the FIFO and set the FIFO threshold value. The following paragraphs detail the operation of the FIFO flow control. In these descriptions, <threshold> is defined as the number of bytes available to the 82077 when service is requested from the host, and ranges from 1 to 16. The parameter FIFOTHR which the user programs is one less, and ranges from 0 to 15. A low threshold value (i.e. 2) results in longer periods of time between service requests, but requires faster servicing of the request, for both read and write cases. The host reads (writes) from (to) the FIFO until empty (full), then the transfer request goes inactive. The host must be very responsive to the service request. This is the desired case for use with a "fast" system. A high value of threshold (i.e. 12) is used with a "sluggish" system by affording a long latency period after a service request, but results in more frequent service requests. # 4.2.1 NON-DMA MODE, TRANSFERS FROM THE FIFO TO THE HOST The INT pin and RQM bits in the Main Status Register are activated when the FIFO contains (16–<threshold>) bytes, or the last bytes of a full sector transfer have been placed in the FIFO. The INT pin can be used for interrupt driven systems and RQM can be used for polled sytems. The host must respond to the request by reading data from the FIFO. This process is repeated until the last byte is transferred out of the FIFO. The 82077 will deactivate the INT pin and RQM bit when the FIFO becomes empty. # 4.2.2 NON-DMA MODE, TRANSFERS FROM THE HOST TO THE FIFO The INT pin and RQM bit in the Main Status Register are activated upon entering the execution phase of data transfer commands. The host must respond to the request by writing data into the FIFO. The INT pin and RQM bit remain true until the FIFO becomes full. They are set true again when the FIFO has <three threshold > bytes remaining in the FIFO. The INT pin will also be deactivated if TC and DACK # both go inactive. The 82077 enters the result phase after the last byte is taken by the 82077 from the FIFO (i.e. FIFO empty condition). # 4.2.3 DMA MODE, TRANSFERS FROM THE FIFO TO THE HOST The 82077 activates the DRQ pin when the FIFO contains (16-<threshold>) bytes, or the last byte of a full sector transfer has been placed in the FIFO. The DMA controller must respond to the request by reading data from the FIFO. The 82077 will deactivate the DRQ pin when the FIFO becomes empty. DRQ goes inactive after DACK# goes active for the last byte of a data transfer (or on the active edge of RD#, on the last byte, if no edge is present on DACK#). A data underrun may occur if DRQ is not removed in time to prevent an unwanted cycle. # 4.2.4 DMA MODE, TRANSFERS FROM THE HOST TO THE FIFO The 82077 activated the DRQ pin when entering the execution phase of the data transfer commands. The DMA controller must respond by activating the DACK# and WR# pins and placing data in the FIFO. DRQ remains active until the FIFO becomes full. DRQ is again set true when the FIFO has <three true when the FIFO. The 82077 will also deactivate the DRQ pin when TC becomes true (qualified by DACK#), indicating that no more data is required. DRQ goes inactive after DACK# goes active for the last byte of a data transfer (or on the active edge of WR# of the last byte, if no edge is present on DACK#). A data overrun may occur if DRQ is not removed in time to prevent an unwanted cycle. ## 4.2.5 DATA TRANSFER TERMINATION The 82077 supports terminal count explicitly through the TC pin and implicitly through the underrun/overrun and end-of-track (EOT) functions. For full sector transfers, the EOT parameter can define the last sector to be transferred in a single or multisector transfer. If the last sector to be transferred is a partial sector, the host can stop transferring the data in mid-sector, and the 82077 will continue to complete the sector as if a hardware TC was received. The only difference between these implicit functions and TC is that they return "abnormal termination" result status. Such status indications can be ignored if they were expected. Note that when the host is sending data to the FIFO of the 82077, the internal sector count will be complete when 82077 reads the last byte from its side of the FIFO. There may be a delay in the removal of the transfer request signal of up to the time taken for the 82077 to read the last 16 bytes from the FIFO. The host must tolerate this delay. ## 4.3 Result Phase The generation of INT determines the beginning of the result phase. For each of the commands, a defined set of result bytes has to be read from the 82077 before the result phase is complete. (Refer to Section 5.0 on command descriptions.) These bytes of data must be read out for another command to start. RQM and DIO must both equal "1" before the result bytes may be read from the FIFO. After all the result bytes have been read, the RQM and DIO bits switch to "1" and "0" respectively, and the CB bit is cleared. This indicates that the 82077 is ready to accept the next command. ## 5.0 COMMAND SET/DESCRIPTIONS Commands can be written whenever the 82077 is in the command phase. Each command has a unique set of needed parameters and status results. The 82077 checks to see that the first byte is a valid command and, if valid, proceeds with the command. If it was invalid, an interrupt is issued. The user would send a SENSE INTERRUPT STATUS command which would return an invalid command error. Table 5-1 is a summary of the Command set. Table 5-1. 82077 Command Set | Phase | R/W | | | | DATA BUS | | | | Remarks | |-----------|-------|----------------|------------------|----------------|-------------------------------|----------------|------------------|----------------|-----------------------------| | | | D <sub>7</sub> | : D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> D <sub>3</sub> | D <sub>2</sub> | . D <sub>1</sub> | D <sub>0</sub> | | | | | | - | | READ DATA | | | | | | Command | W | MT | MFM | SK | 0 0 | 1 . | 1 | 0 | Command Codes | | | W | 0 | . 0 | 0 | 0 0 | HDS | DS1 | DS0 | | | | W | - | | | C | | | | Sector ID information prior | | | · w | ļ | | | Н | | | | to Command execution . | | | W | l | | | R | | | | | | | W | | : | | N | | | | | | | W | | | | EOT | | | | | | · · | w | | | | GPL | | | | | | j | W | | | | DTL | | | | | | Execution | | | 1 | | | | | | Data transfer between the | | | | | 2.3 | | | | | | FDD and system | | . ] | 4, | | | | | | | | | | Result | R | | | | ST 0 | | | | Status information after | | | R | | | | ST 1 | | | | Command execution | | | R | l | | | ST 2 | | | | | | 1 | R | | | | | | | | | | | R | | | | н | | | | Sector ID information after | | . , 1 | R | | | | | | | | Command execution | | | R | - | | | | | | | | | | | | | | | | | | <del></del> | | | | | 14514 | | | | | | 0 | | Command | W | MT | MFM | SK | | 1 | 0 | . 0 | Command Codes | | | W | 0 | 0 | 0 | 0 0 | HDS | DS1 | DS0 | 6 1 151 6 1 1 1 1 1 1 | | Ì | W | | | | C | | | | Sector ID information prior | | | W | | | | | | | | to Command execution | | - | W | | | | R | | | | | | | W . | | | | N | | | | | | | W | | | | | | | | | | 4 . | W | | | | GPL | | | | | | | W | | | | DTL | | <del></del> | | | | Execution | | | | | | | | 1.0 | Data transfer between the | | | | | | | | | | | FDD and system | | · | | · | | | | | | | | | Result | R | ľ · | <del></del> | | ST 0 | | | | Status information after | | | R | l | | | ST 1 | | | | Command execution | | | R | | | | | | | | | | | R. | | | | | | | | | | | R | | | | H | | | | Sector ID information after | | | R | | | | R | | | | Command execution | | | R | | | | N | | | | | | | | | | | WRITE DATA | 4 | | | | | Command | W | МТ | MFM | 0 | 0 0 | 1 | 0 | 1 | Command Codes | | | W | 0 | 0 | 0 | 0 0 | HDS | DS1 | DS0 | | | | W | | | | C | | | | Sector ID information prior | | | W | | | | Н | | | | to Command execution | | | W | | | | | | | | | | l | w | | | | | | | | | | ĺ | w | | | | | | | | • | | | w | | | | GPL | | | | | | | W | | | | DTL | | | | • | | Execution | • • • | | | | UIL | | | | Data transfer between the | | LACCUMON | | } | | | | | | : | system and FDD | | 1 | | 1 | | | | | | | System and 1 DD | | Result | R | 1 | | | ST 0 | | | | Status information after | | rtesuit | | | | | | | | | Command execution | | 1 | R | | | | ST 1 | | | | Command execution | | 1 | R | | | | | | | | | | 1 | R | | | | | | | | | | · 1 | R | | | | н | | | | Sector ID information after | | | R | I | | | R | | | | Command execution | | Į. | R | | | | N | | | | i | Table 5-1. 82077 Command Set (Continued) | Phase | R/W | | | | DATA I | BUS | | | | Remarks | |-------------------|---------------------------------------|----------------|----------------|----------------|----------------------|----------------|----------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------| | Filase | 11/ ** | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Hollarks | | | | | | | WRITE DE | LETEC | DATA | | | | | Command | * * * * * * * * * * * * * * * * * * * | | MFM<br>0 | | | | 0<br>HDS | | | Command Codes Sector ID information prior to Command execution | | | W<br>W<br>W | | | | EOT | | | | | | | Execution | | | | | | | | | | Data transfer between the FDD and system | | Result | R<br>R<br>R | | | | ST 0<br>ST 1<br>ST 2 | | | | | Status information after<br>Command execution | | | R<br>R<br>R | | | | H<br>R | | | | | Sector ID information after<br>Command execution | | | - 11 | | | | | TRAC | | | | | | Command | W<br>W | 0 | MFM<br>0 | 0 | 0 | 0 | 0 | 1<br>DS1 | 0<br>DS0 | Command Codes | | | W<br>W<br>W | | | | R | | | | | Sector ID information prior to Command execution | | | W<br>W<br>W | | | | EOT | | | | | | | Execution | vv | | | | 011 | | | | | Data transfer between the<br>FDD and system. FDC<br>reads all of cylinders<br>contents from index hole to<br>EOT | | Result | R<br>R<br>R | | | | ST 1<br>ST 2 | | | | | Status information after<br>Command execution | | | R<br>R<br>R | | | | н | | | | | Sector ID information after<br>Command execution | | | | | | | | RIFY | | | | | | Command | W<br>W<br>W | MT<br>0 | MFM<br>0 | SK<br>0 | 1<br>0<br>C | 0 | 1<br>HDS | | | Command Codes Sector ID information prior to Command execution | | ; | W<br>W<br>W | | | | N<br>EOT | | | | | , | | Execution | W. | | | | | | | | | No data transfer takes place | | Result | R<br>R<br>R | | | | ST 2 | | · | | | Status information after<br>Command execution | | | R<br>R<br>R | | | | C<br>H<br>R | | | | | Sector ID information after<br>Command execution | | | | | | | | RSION | | | | | | Command<br>Result | W<br>R | 0 ·<br>1 | 0 | 0 | 1 | 0 | 0<br>0 | 0 | 0 | Command Code<br>Enhanced Controller | Table 5-1. 82077 Command Set (Continued) | Phase | R/W | | | | DATA | A BUS | | | | Remarks | |-------------------|--------|----------------|----------------|----------------|----------------|------------------|----------------|----------------|----------------|---------------------------------------------------------| | | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | 11011111110 | | | | | | | FOR | MAT TRAC | CK | | | | | Command | w | 0 | MFM | 0 | 0 | 1 | 1 | 0 | 1 . | Command Codes | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | Bytes/Sector | | | w | | | | | N.<br>SC. | | | | Sectors/Cylinder | | | w | | | | | PL . | | | | Gap 3 | | | w | | | | | D . | | | | Filler Byte | | | | | | | - | | | | | · ······ | | Execution | | | | | | _ | | | | | | For Each | W | | | | | Ο. | | | | Input Sector | | Sector<br>Repeat: | w | | | | | H. | | | | Parameters | | переац. | w | | | | | N | | | | T dramotors | | | '' | | | | | | | | | | | | | | | | | | | | | 82077 formats an entire | | | | | | | | | | | | cylinder | | | | | | | | | | | | | | Result | R | | | | | ΓΟ . | | | | Status information after | | | R | | | | | Γ1 . | | | | Command execution | | | R | | | | | Γ2 .<br>efined . | | | | | | | R | | | | | efined . | | | | 1000 | | | R | | | | | efined . | | | | | | | R | | | | | efined . | | | | | | | | | | | RE | CALIBRAT | E | | | | | Command | w | 0 | 0 | 0 | 0 | 0 | 1 | 1 . | 1 | Command Codes | | Commanu | w | 0 | 0 | 0 | 0 | 0 | Ó | DS1 | DS0 | Command Codes | | | " | v | v | · | v | • | v | | 500 | : | | Execution | | | | | | | | | | Head retracted to Track 0 | | | L | | | | | | | | | Interrupt | | | | | | | | TERRUPT | STATUS | | | | | Command | w | 0 | 0 | 0 | 0 | . 1 | 0 | 0 | 0 | Command Codes | | | _ | | | | | | | | | 20.00 | | Result | R | | | | | TO .<br>ON . | | | | Status information at the<br>end of each seek operation | | | R | | | | | SPECIFY | | | | cha or caon soon operation | | Command | 14/ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Command Codes | | Command | W<br>W | U | | RT | U | | | JT | ' | Command Codes | | | w | | | | HLT | | | · | ND | | | | | | | | | DRIVE ST | ATUS | <del></del> | | | | Command | w | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Command Codes | | Commanu | w | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | Command Codes | | Result | R | U | U | U | | тз _ | TIDO | 001 | D30 | Status information about | | riodait | '' | | | | _ | | | | | FDD | | | | | | | | SEEK | | | | | | Command | w | 0 | 0 | 0 | 0 | 1 | 1 | - 1 | 1 . | Command Codes | | | w | Ö | Ö | Ŏ | ō · | o<br>O | HDS | DS1 | DS0 | | | | w | | | | | CN _ | | | | | | Execution | 1 | | | | | | | | | Head is positioned over | | | | | | | | | | | | proper Cylinder on Diskette | | | | | | | | ONFIGURE | | | | T | | Command | w | 0 | 0 | 0 | 1 | 0 | 0 | . 1 | 1 | Configure Information | | | w | 0 | 0 | 0 | 0 | 0 | 0 | 0 | . 0 | | | | W | 0 | EIS | EFIFO | POLL | | | FIFOTHR _ | | | | | W | | | | | TRK | | <del></del> | | L | | | | | | | | ATIVE SE | | | | Г | | Command | w | 1 | DIR | 0 | . 0 . | 1 | 1 | . 1 | . 1 | | | | W | 0 | 0 | 0 | 0 _ | 0 | HDS | DS1 | DSO | | | | l w | | | | R | CN | | | | 1 | Table 5-1. 82077 Command Set (Continued) | Phase | R/W | | | Remarks | | | | | | | |----------------------|----------|----------------|----------------|----------------|----------------|----------------|----------------|---------------------------------------|----------------|-----------------------------------------------------------------------------| | Thase III, W | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Hemarks | | | | | | | D | UMPREG | | | | | | Command<br>Execution | w | 0 | 0 | 0 | 0 | 1 | 1 | 1 . | 0 | *Note<br>Registers placed in FIFO | | Result | R | | | | . PCN-I | Orive 0 | | | | | | | R | | | | PCN-E | Orive 1 | | | | | | | R | | | | . PCN-E | Orive 2 | | | | | | | R | | | | PCN-I | Orive 3 | | | | | | | R | | s | RT | | | HI | JT | | | | | ·R | | | | HLT | | | | ND | | | | R | | | | SC/ | EOT | | | | | | | R | | | | . Unde | fined | | | | | | | R | 0 | EIS | EFIFO | POLL | | FIFO | THR | | | | | `R | | | | . PRE | TRK | | | | | | | | | | | F | READ ID | | | | | | Command | W | 0 | MFM | 0 | 0 | 1 | 0 | 1 | 0 | Commands | | | W | 0 | 0 | 0 | 0 | 0 | HDS | DS1 | DS0 | | | Execution | | | | ÷ | | | | | | The first correct ID information on the Cylinder is stored in Data Register | | Result | R | | | | . 91 | o | | | | Status information after | | ricouit | R | | | | | | | | | Command execution | | | R | | | | | | | | | | | | R | | | | | _ | | | | | | | R | | | | | | | | | Disk status after the | | | R | | | | F | ₹ | | | | Command has completed. | | | R | | | | | ٧ | | | | | | | <u> </u> | | | | PERPEN | DICULAR | MODE | · · · · · · · · · · · · · · · · · · · | | | | Command | W | 0 | 0 | 0 | . 1 | 0 | 0 | 1 | 0 | Command Codes | | | | 0 | . 0 | 0 | 0 | 0 | 0 | WGAT | E GAP | | | | | | | | 1 | NVALID | | | | | | Command | W | | | | Invalid | Codes | | | | Invalid Command Codes<br>(NoOp — 82077 goes into<br>Standby State) | | Result | R | | | | . S | 0 | | | | ST 0 = 80H | SC is returned if the last command that was issued was the FORMAT command. EOT is returned if the last command was a READ or WRITE. #### NOTE: These bits are used internally only. They are not reflected in the Drive Select pins. It is the users responsibility to maintain correspondence between these bits and the Drive Select pins (DOR). # **PARAMETER ABBREVIATIONS** | Symbol | Description | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Cylinder address. The currently selected cylinder address, 0 to 255. | | D | Data pattern. The pattern to be written in each sector data field during formatting. | | DIR | Direction control. If this bit is 0, then the head will step out from the spindle during a relative seek. If set to a 1, the head will step in toward the spindle. | # Symbol Description DS0, DS1 Disk Drive Select. | DS1 | DS0 | | |-----|-----|---------| | 0 | 0 | drive 0 | | 0 | 1 | drive 1 | | 1 1 | 0 | drive 2 | | 1 . | 1 | drive 3 | | Symbol | Description | Symbol | Description | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DTL | Special sector size. By setting N to zero (00), DTL may be used to control the number of bytes transferred in disk read/write commands. The sector size (N = 0) is set to 128. If the actual sector (on the diskette) is larger than DTL, the remainder of the actual sector is read but is not passed to the host during read commands; during write commands, the remainder of the actual sector is written with all zero bytes. The CRC check code is calculated with the actual sector. When | <b>N</b> | Sector size code. This specifies the number of bytes in a sector. If this parameter is "00", then the sector size is 128 bytes. The number of bytes transferred is determined by the DTL parameter. Otherwise the sector size is (2 raised to the "N'th" power) times 128. All values up to "07" hex are allowable. "07"h would equal a sector size of 16k. It is the users responsibility to not select combinations that are not possible with the drive. | | • | N is not zero, DTL has no meaning and | | N Sector Size 00 128 bytes | | EFIFO | should be set to FF HEX. Enable FIFO. When this bit is 0, the FIFO is enabled. A "1" puts the 82077 in the 8272A compatible mode where the FIFO is disabled. | | 01 256 bytes<br>02 512 bytes<br>03 1024 bytes | | EIS | Enable implied seek. When set, a seek | NICAL | 07 16 Kbytes | | | operation will be performed before executing any read or write command that re- | NCN | New cylinder number. The desired cylinder number. | | | quires the C parameter in the command phase. A "0" disables the implied seek. | ND | Non-DMA mode flag. When set to 1, indicates that the 82077 is to operate in the | | EOT | End of track. The final sector number of the current track. | | non-DMA mode. In this mode, the host is interrupted for each data transfer. When | | GPL | Gap length. The gap 3 size. (Gap 3 is the space between sectors excluding the VCO synchronization field). | | set to 0, the 82077 operates in DMA mode, interfacing to a DMA controller by means of the DRQ and DACK# signals. | | H/HDS | Head address. Selected head: 0 or 1 (disk side 0 or 1) as encoded in the sector ID field. | PCN | Present cylinder number. The current position of the head at the completion of SENSE INTERRUPT STATUS command. | | HLT | Head load time. The time interval that 82077 waits after loading the head and before initiating a read or write operation. | POLL | Polling disable. When set, the internal polling routine is disabled. When clear, polling is enabled. | | | Refer to the SPECIFY command for actual delays. | PRETRK | Precompensation start track number. Programmable from track 00 to FFH. | | HUT | Head unload time. The time interval from<br>the end of the execution phase (of a read<br>or write command) until the head is un-<br>loaded. Refer to the SPECIFY command<br>for actual delays. | R · | Sector address. The sector number to be read or written. In multi-sector transfers, this parameter specifies the sector number of the first sector to be read or written. | | MFM | MFM/FM mode selector. A one selects the double density (MFM) mode. A zero selects single density (FM) mode. | RCN | Relative cylinder number. Relative cylinder offset from present cylinder as used by the RELATIVE SEEK command. | | MT | Multi-track selector. When set, this flag<br>selects the multi-track operating mode. In<br>this mode, the 82077 treats a complete | SC | Number of sectors per track. The number of sectors per track to be initialized by the FORMAT command. | | | cylinder, under head 0 and 1, as a single track. The 82077 operates as if this expanded track started at the first sector under head 0 and ended at the last sector under head 1. With this flag set, a multitrack read or write operation will automatically continue to the first sector under head 1 when the 82077 finishes operating on the last sector under head 0. | SK | Skip flag. When set to 1, sectors containing a deleted data address mark will automatically be skipped during the execution of READ DATA. If READ DELETED is executed, only sectors with a deleted address mark will be accessed. When set to "0", the sector is read or written the same as the read and write commands. | | Symbol | Description | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SRT | Step rate interval. The time interval be-<br>tween step pulses issued by the 82077.<br>Programmable from 0.5 to 8 milliseconds,<br>in increments of 0.5 ms at the 1 Mbit data<br>rate. Refer to the SPECIFY command for<br>actual delays. | | ST0<br>ST1<br>ST2<br>ST3 | Status register 0-3. Registers within the 82077 that store status information after a command has been executed. This status information is available to the host during the result phase after command execution. | ## 5.1 Data Transfer Commands All of the READ DATA, WRITE DATA and VERIFY type commands use the same parameter bytes and return the same results information. The only difference being the coding of bits 0-4 in the first byte. An implied seek will be executed if the feature was enabled by the CONFIGURE command. This seek is completely transparent to the user. The Drive Busy bit for the drive will go active in the Main Status Register during the seek portion of the command. If the seek portion fails, it will be reflected in the results status normally returned for a READ/WRITE DATA command. Status Register 0 (ST0) would contain the error code and C would contain the cylinder on which the seek failed. #### 5.1.1 READ DATA A set of nine (9) bytes is required to place the 82077 into the Read Data Mode. After the READ DATA command has been issued, the 82077 loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the SPECIFY command), and begins reading ID Address Marks and ID fields. When the sector address read off the diskette matches with the sector address specified in the command, the 82077 reads the sector's data field and transfers the data to the FIFO. After completion of the read operation from the current sector, the sector address is incremented by one, and the data from the next logical sector is read and output via the FIFO. This continuous read function is called "Multi-Sector Read Operation". Upon receipt of TC, or an implied TC (FIFO overrun/underrun), the 82077 stops sending data, but will continue to read data from the current sector, check the CRC bytes, and at the end of the sector terminate the READ DATA Command. N determines the number of bytes per sector (see Table 5-2 below). If N is set to zero, the sector size is set to 128. The DTL value determines the number of bytes to be transferred. If DTL is less than 128, the 82077 transfers the specified number of bytes to the host. For reads, it continues to read the entire 128 byte sector and checks for CRC errors. For writes it completes the 128 byte sector by filling in zeroes. If N is not set to 00 Hex, DTL should be set to FF Hex, and has no impact on the number of bytes transferred. Table 5-2. Sector Sizes | N | Sector Size | |------|-------------| | 00 | 128 bytes | | 01 . | 256 bytes | | 02 | 512 bytes | | 03 | 1024 bytes | | | | | 07 | 16 Kbytes | The amount of data which can be handled with a single command to the 82077 depends upon MT (multi-track) and N (Number of bytes/sector). Table 5-3. Effects of MT and N Bits | мт | N | Max. Transfer<br>Capacity | Final Sector<br>Read from Disk | |----|---|---------------------------|--------------------------------| | 0 | 1 | $256 \times 26 = 6,656$ | 26 at side 0 or 1 | | 1 | 1 | $256 \times 52 = 13,312$ | 26 at side 1 | | 0 | 2 | $512 \times 15 = 7,680$ | 15 at side 0 or 1 | | 1 | 2 | $512 \times 30 = 15,360$ | 15 at side 1 | | 0 | 3 | $1024 \times 8 = 8,192$ | 8 at side 0 or 1 | | 1 | 3 | $1024 \times 16 = 16,384$ | 16 at side 1 | The Multi-Track function (MT) allows the 82077 to read data from both sides of the diskette. For a particular cylinder, data will be transferred starting at Sector 1, Side 0 and completing at the last sector of the same track at Side 1. If the host terminates a read or write operation in the 82077, then the ID information in the result phase is dependent upon the state of the MT bit and EOT byte. Refer to Table 5-6. At the completion of the READ DATA Command, the head is not unloaded until after the Head Unload Time Interval (specified in the SPECIFY command) has elapsed. If the host issues another command before the head unloads then the head settling time may be saved between subsequent reads. If the 82077 detects a pulse on the IDX pin twice without finding the specified sector (meaning that the diskette's index hole passes through index detect logic in the drive twice), the 82077 sets the IC code in Status Register 0 to "01" (Abnormal termination), and sets the ND bit in Status Register 1 to "1" indicating a sector not found, and terminates the READ DATA Command. After reading the ID and Data Fields in each sector, the 82077 checks the CRC bytes. If a CRC error occurs in the ID or data field, the 82077 sets the IC code in Status Register 0 to "01" (Abnormal termination), sets the DE bit flag in Status Register 1 to "1", sets the DD bit in Status Register 2 to "1" if CRC is incorrect in the ID field, and terminates the READ DATA Command. Table 5-4 below describes the affect of the SK bit on the READ DATA command execution and results. Table 5-4. Skip Bit vs READ DATA Command | SK Bit | Data Address | | Result | ls · | |--------|--------------------------|-----------------|-----------------------|-------------------------------------------------------------| | Value | Mark Type<br>Encountered | Sector<br>Read? | CM Bit<br>of ST2 Set? | Description of<br>Results | | 0 | Normal Data | Yes | No | Normal<br>Termination. | | 0 | Deleted Data | Yes | Yes | Address Not Incremented. Next Sector Not Searched For. | | 1 | Normal Data | Yes | No | Normal<br>Termination. | | 1 | Deleted Data | No | Yes | Normal<br>Termination<br>Sector Not<br>Read<br>("Skipped"). | Except where noted in Table 5-4, the C or R value of the sector address is automatically incremented (see Table 5-6). #### **5.1.2 READ DELETED DATA** This command is the same as the READ DATA command, only it operates on sectors that contain a Deleted Data Address Mark at the beginning of a Data Field. Table 5-5 describes the affect of the SK bit on the READ DELETED DATA command execution and results. Table 5-5. Skip Bit vs READ DELETED DATA Command | 014 1011 | Data Address | | Result | S | |-----------------|--------------------------|-----------------|-----------------------|-----------------------------------------------------------------------| | SK Bit<br>Value | Mark Type<br>Encountered | Sector<br>Read? | CM Bit of<br>ST2 Set? | Description of Results | | 0 | Normal Data | Yes | Yes | Address Not<br>Incremented.<br>Next Sector<br>Not<br>Searched<br>For. | | 0 | Deleted Data | Yes | No | Normal<br>Termination. | | 1 | Normal Data | No | Yes | Normal Termination Sector Not Read ("Skipped"). | | 1 | Deleted Data | Yes | No | Normal<br>Termination. | Except where noted in Table 5-5 above, the C or R value of the sector address is automatically incremented (See Table 5-6). #### **5.1.3 READ TRACK** This command is similar to the READ DATA command except that the entire data field is read continuously from each of the sectors of a track. Immediately after encountering a pulse on the IDX pin, the 82077 starts to read all data fields on the track as continuous blocks of data without regard to logical sector numbers. If the 82077 finds an error in the ID or DATA CRC check bytes, it continues to read data from the track and sets the appropriate error bits at the end of the command. The 82077 compares the Table 5-6. Result Phase Table | MT | Head | Final Sector Transferred | ID Information at Result Phase | | | | | | | | | | |----|-------|--------------------------|--------------------------------|-----|-----|----|--|--|--|--|--|--| | | ricad | to Host | C | Н | R | N | | | | | | | | | 0 | Less than EOT | NC | NC | R+1 | NC | | | | | | | | 0 | . • | Equal to EOT | C+1 | NC | .01 | NC | | | | | | | | | 1 | Less than EOT | NC | NC | R+1 | NC | | | | | | | | | | Equal to EOT | C+1 | NC | 01 | NC | | | | | | | | | 0 | Less than EOT | NC NC | NC | R+1 | NC | | | | | | | | 1 | , | Equal to EOT | , NC | LSB | 01 | NC | | | | | | | | | 1 | Less than EOT | NC | NC | R+1 | NC | | | | | | | | | | Equal to EOT | C+1 | LSB | 01 | NC | | | | | | | NC: no change, the same value as the one at the beginning of command execution. LSB: least significant bit, the LSB of H is complemented. ID information read from each sector with the specified value in the command, and sets the ND flag of Status Register 1 to a "1" if there is no comparison. Multi-track or skip operations are not allowed with this command. The SK bit should always be set to "0". This command terminates when the EOT specified number of sectors have been read. If the 82077 does not find an ID Address Mark on the diskette after the second occurrence of a pulse on the IDX pin, then it sets the IC code in Status Register 0 to "01" (Abnormal termination), sets the MA bit in Status Register 1 to "1", and terminates the command. #### 5.1.4 WRITE DATA After the WRITE DATA command has been issued, the 82077 loads the head (if it is in the unloaded state), waits the specified head load time if unloaded (defined in the SPECIFY command), and begins reading ID Fields. When the sector address read from the diskette matches the sector address specified in the command, the 82077 reads the data from the host via the FIFO, and writes it to the sector's data field. After writing data into the current sector, the 82077 computes the CRC value and writes it into the CRC field at the end of the sector transfer. The Sector Number stored in "R" is incremented by one, and the 82077 continues writing to the next data field. The 82077 continues this "Multi-Sector Write Operation". Upon receipt of a terminal count signal or if a FIFO over/under run occurs while a data field is being written, then the remainder of the data field is filled with zeros. The 82077 reads the ID field of each sector and checks the CRC bytes. If it detects a CRC error in one of the ID Fields, it sets the IC code in Status Register 0 to "01" (Abnormal termination), sets the DE bit of Status Register 1 to "1", and terminates the WRITE DATA command. The WRITE DATA command operates in much the same manner as the READ DATA command. The following items are the same. Please refer to the READ DATA Command for details: - Transfer Capacity - · EN (End of Cylinder) bit - · ND (No Data) bit - Head Load, Unload Time Interval - ID information when the host terminates the command. - Definition of DTL when N = 0 and when N does not = 0. ## **5.1.5 WRITE DELETED DATA** This command is almost the same as the WRITE DATA command except that a Deleted Data Address Mark is written at the beginning of the Data Field instead of the normal Data Address Mark. This command is typically used to mark a bad sector containing an error on the floppy disk. ## **5.1.6 VERIFY** The VERIFY command is used to verify the data stored on a disk. This command acts exactly like a READ DATA command except that no data is transferred to the host. Data is read from the disk, CRC computed and checked against the previously stored value. The EOT value should be set to the final sector to be checked. If EOT is greater than the number of sectors on a disk, the command will stop due to an error and no useful CRC information will be obtained. ## **5.1.7 FORMAT TRACK** The FORMAT command allows an entire track to be formatted. After a pulse from the IDX pin is detected, the 82077 starts writing data on the disk including Gaps, Address Marks, ID Fields and Data Fields, per the IBM System 34 or 3740 format (MFM or FM respectively). The particular values that will be written to the gap and data field are controlled by the values programmed into N, SC, GPL, and D which are specified by the host during the command phase. The data field of the sector is filled with the data byte specified by D. The ID Field for each sector is supplied by the host; that is, four data bytes per sector are needed by the 82077 for C, H, R, and N (cylinder, head, sector number and sector size respectively). After formatting each sector, the host must send new values for C, H, R and N to the 82077 for the next sector on the track. The R value (sector number) is the only value that must be changed by the host after each sector is formatted. This allows the disk to be formatted with nonsequential sector addresses (interleaving). This incrementing and formatting continues for the whole track until the 82077 encounters a pulse on the IDX pin again and it terminates the command. Table 5-7 contains typical values for gap fields which are dependent upon the size of the sector and the number of sectors on each track. Actual values can vary due to drive electronics. Table 5-7. Typical Values for Formatting | | | Sector Size | N | sc | GPL1 | GPL2 | |--------------|-----|-------------|-----|------|------|------| | | | 128 | 00 | 12 | 07 | 09 | | | | 128 | 00 | 10 | 10 | 19 | | | | 512 | 02 | 08 | 18 | 30 | | | FM | 1024 | 03 | 04 | 46 | 87 | | | 1 | 2048 | 04 | 02 | C8 | FF | | | | 4096 | 05 | 01 | C8 | FF | | 5.25" Drives | | | | | | | | 3.23 | | 256 | 01 | 12 | 0A | 0C | | | | 256 | 01 | 10 | 20 | 32 | | | | 512* | 02 | 09 | 2A | 50 | | | MFM | 1024 | 03 | 04 | 80 | F0 | | | | 2048 | 04 | 02 | C8 | FF | | | } | 4096 | 05 | 01 | C8 . | FF | | | | ••• | | | | , | | | | 128 | 0 | 0F | 07 | 1B | | | FM | 256 | 1 . | 09 | 0F | 2A | | 3.5" Drives | | 512 | 2 | 05 | 1B | 3A | | 3.3 200 | | 256 | 1 | - 0F | 0E | 36 | | | MFM | 512** | 2 | 09 | 1B | 54 | | | | 1024 | 3 | 05 | 35 | 74 | GPL1 = suggested GPL values in read and write commands to avoid splice point between data field and ID field of contiguous sections. GPL2 = suggested GPL value in FORMAT TRACK command. All values except Sector Size are in Hex. ## 5.1.7.1 Format Fields | | GAP 4a | SYNC | IA | M | GAP 1 | SYNC | IDA | AM | С | Н | s | N | С | GAP 2 | SYNC | DAT | A AM | | С | | | |---|-----------|-----------|----|----|-----------|-----------|------|----|-----|---|---|---|---|-----------|-----------|-----|------|------|---|-------|--------| | | 80x<br>4E | 12x<br>00 | Зх | FC | 50x<br>4E | 12x<br>00 | 3x . | FE | Y | D | E | 0 | R | 22x<br>4E | 12x<br>00 | 3x | FB | DATA | R | GAP 3 | GAP 4b | | 1 | 40 | 00 | C2 | | 40 | 00 | A1 | | ۱ ۲ | | - | | ٦ | 45 | - 00 | A1 | F8 | | - | i | | Figure 5-1. System 34 Format Double Density | GAP 4a | SYNC | IAM | GAP 1 | SYNC | IDAM | С | u | s | Z | С | GAP 2 | SYNC | DATA AM | | С | | | | |-----------|----------|-----|-----------|----------|------|--------|---|--------|---|--------|-----------|----------|----------|------|--------|-------|--------|--| | 40x<br>FF | 6x<br>00 | FC | 26x<br>FF | 6x<br>00 | FE | Y<br>L | D | E<br>C | 0 | R<br>C | 11x<br>FF | 6x<br>00 | FB or F8 | DATA | R<br>C | GAP 3 | GAP 4b | | Figure 5-2. System 3740 Format Single Density | GAP 4a | SYNC | IAN | 1 | GAP 1 | SYNC | · ID | AM | С | I | s | Z | С | GAP 2 | SYNC | DAT | A AM | | С | | | |-----------|-----------|----------|----|-----------|-----------|----------|----|---|---|--------|---|--------|-----------|-----------|----------|----------|------|--------|-------|--------| | 80x<br>4E | 12x<br>00 | 3x<br>C2 | FC | 50x<br>4E | 12x<br>00 | 3x<br>A1 | FE | Y | D | E<br>C | 0 | R<br>C | 41x<br>4E | 12x<br>00 | 3x<br>A1 | FB<br>F8 | DATA | R<br>C | GAP 3 | GAP 4b | Figure 5-3. Toshiba Perpendicular Format <sup>\*</sup>PC-AT values (typical) <sup>\*\*</sup>PS/2™ values (typical) ## 5.2 Control Commands Control commands differ from the other commands in that no data transfer takes place. Three commands generate an interrupt when complete; READ ID, RECALIBRATE and SEEK. The other control commands do not generate an interrupt. #### 5.2.1 READ ID The READ ID command is used to find the present position of the recording heads. The 82077 stores the values from the first ID Field it is able to read into its registers. If the 82077 does not find an ID Address Mark on the diskette after the second occurrence of a pulse on the IDX pin, it then sets the IC code in Status Register 0 to "01" (Abnormal termination), sets the MA bit in Status Register 1 to "1", and terminates the command. The following commands will generate an interrupt upon completion. They do not return any result bytes. It is highly recommended that control commands be followed by the SENSE INTERRUPT STATUS command. Otherwise, valuable interrupt status information will be lost. #### **5.2.2 RECALIBRATE** This command causes the read/write head within the 82077 to retract to the track 0 position. The 82077 clears the contents of the PCN counter, and checks the status of the TRK0 pin from the FDD. As long as the TRK0 pin is low, the DIR pin remains 0 and step pulses are issued. When the TRK0 pin goes high, the SE bit in Status Register 0 is set to "1", and the command is terminated. If the TRK0 pin is still low after 255 step pulses have been issued, the 82077 sets the SE and the EC bits of Status Register 0 to "1", and terminates the command. Disks capable of handling more than 256 tracks per side may require more than one RECALIBRATE command to return the head back to physical Track 0. The RECALIBRATE command does not have a result phase. SENSE INTERRUPT STATUS command must be issued after the RECALIBRATE command to effectively terminate it and to provide verification of the head position (PCN). During the command phase of the recalibrate operation, the 82077 is in the BUSY state, but during the execution phase it is in a NON BUSY state. At this time another RECALIBRATE command may be issued, and in this manner, parallel RECALIBRATE operations may be done on up to 4 drives at once. Upon power up, the software must issue a RECALI-BRATE command to properly initialize all drives and the controller. #### 5.2.3 SEEK The read/write head within the drive is moved from track to track under the control of the SEEK Command. The 82077 compares the PCN which is the current head position with the NCN and performs the following operation if there is a difference: - —PCN < NCN: Direction signal to drive set to "1" (step in), and issues step pulses. - —PCN > NCN: Direction signal to drive set to "0" (step out), and issues step pulses. The rate at which step pulses are issued is controlled by SRT (Stepping Rate Time) in the SPECIFY command. After each step pulse is issued, NCN is compared against PCN, and when NCN = PCN, then the SE bit in Status Register 0 is set to "1", and the command is terminated. During the command phase of the seek or recalibrate operation, the 82077 is in the BUSY state, but during the execution phase it is in the NON BUSY state. At this time another SEEK or RECALIBRATE command may be issued, and in this manner, parallel seek operations may be done on up to 4 drives at once. Note that if implied seek is not enabled, the read and write commands should be preceded by: 1) SEEK command: Step to the proper track STATUS command; 2) SENSE INTERRUPT Terminate the Seek command 3) READ ID. Verify head is on proper track 4) Issue READ/WRITE command. The SEEK command does not have a result phase. Therefore, it is highly recommended that the SENSE INTERRUPT STATUS Command be issued after the SEEK command to terminate it and to provide verification of the head position (PCN). The H bit (Head Address) in ST0 will always return a "0". When exiting POWERDOWN mode, the 82077 clears the PCN value and the status information to zero. Prior to issuing the POWERDOWN command, it is highly recommended that the user service all pending interrupts through the SENSE INTERRUPT STATUS command. # **5.2.4 SENSE INTERRUPT STATUS** An interrupt signal on INT pin is generated by the 82077 for one of the following reasons: - 1. Upon entering the Result Phase of: - a. READ DATA Command - b. READ TRACK Command - c. READ ID Command - d. READ DELETED DATA Command - e. WRITE DATA Command - f. FORMAT TRACK Command - g. WRITE DELETED DATA Command - 2. End of SEEK, RELATIVE SEEK or RECALI-**BRATE Command** - 3. 82077 requires a data transfer during the execution phase in the non-DMA Mode The SENSE INTERRUPT STATUS command resets the interrupt signal and via the IC code and SE bit of Status Register 0, identifies the cause of the interrupt. Table 5-8. Interrupt Identification | | SE | IC | Interrupt Due To | |---|----|----|------------------------------------------------------| | | 0 | 11 | Polling | | | 1 | 00 | Normal Termination of SEEK or<br>RECALIBRATE command | | 1 | | | RECALIBRATE command | | 1 | 1 | 01 | Abnormal Termination of SEEK or | | - | | | RECALIBRATE command | The SEEK, RELATIVE SEEK and the RECALI-BRATE commands have no result phase. SENSE INTERRUPT STATUS command must be issued immediately after these commands to terminate them and to provide verification of the head position (PCN). The H (Head Address) bit in ST0 will always return a "0". If a SENSE INTERRUPT STATUS is not issued, the drive, will continue to be BUSY and may effect the operation of the next command. #### 5.2.5 SENSE DRIVE STATUS SENSE DRIVE STATUS obtains drive status information. It has no execution phase and goes directly to the result phase from the command phase. STATUS REGISTER 3 contains the drive status information. ### 5.2.6 SPECIFY The SPECIFY command sets the initial values for each of the three internal timers. The HUT (Head Unload Time) defines the time from the end of the execution phase of one of the read/write commands to the head unload state. The SRT (Step Rate Time) defines the time interval between adjacent step pulses. Note that the spacing between the first and second step pulses may be shorter than the remaining step pulses. The HLT (Head Load Time) defines the time between the Head Load signal goes high and the read, write operation starts. The values change with the data rate speed selection and are documented in Table 5-9. The values are the same for MFM and FM. Table 5-9. Drive Control Delays (ms) | | | Н | UT | | SRT | | | | |---|-----|------|------|------|-----|------|------|------| | | 1M | 500K | 300K | 250K | 1M | 500K | 300K | 250K | | 0 | 128 | 256 | 426 | 512 | 8.0 | 16 | 26.7 | 32 | | 1 | 8 | 16 | 26.7 | 32 | 7.5 | 15 | 25 | 30 | | | | | | | | | | [ | | E | 112 | 224 | 373 | 448 | 1.0 | 2 . | 3.33 | 4 | | F | 120 | 240 | 400 | 480 | 0.5 | 1 | 1.67 | 2 | | | HLT | | | | | |----|-----|------|-------|------|--| | | 1M | 500K | 300K | 250K | | | 00 | 128 | 256 | 426 | 512 | | | 01 | 1 | 2 | 3.3 | 4 | | | 02 | 2 | 4 | 6.7 | - 8 | | | | | | . • • | • | | | 7F | 126 | 252 | 420 | 504 | | | 7F | 127 | 254 | 423 | 508 | | The choice of DMA or NON-DMA operations is made by the ND bit. When this bit is "1", the NON-DMA mode is selected, and when ND is "0", the DMA mode is selected. In DMA mode, data transfers are signalled by the DRQ pin. Non-DMA mode uses the RQM bit and the INT pin to signal data transfers. ## 5.2.7 CONFIGURE Issued to select the special features of the 82077. A CONFIGURE command need not be issued if the default values of the 82077 meet the system requirements. ## **CONFIGURE DEFAULT VALUES:** EIS —No Implied Seeks EFIFO —FIFO Disabled POLL —Polling Enabled FIFOTHR —FIFO Threshold Set to 1 Byte PRETRK -Pre-Compensation Set to Track 0 **EIS**—Enable implied seek. When set to "1", the 82077 will perform a SEEK operation before executing a read or write command. Defaults to no implied seek. **EFIFO**—A "1" puts the FIFO into the 8272A compatible mode where the FIFO is disabled. This means data transfers are asked for on a byte by byte basis. Defaults to "1", FIFO disabled. The threshold defaults to one. **POLL**—Disable polling of the drives. Defaults to "0", polling enabled. When enabled, a single interrupt is generated after a RESET. No polling is performed while the drive head is loaded and the head unload delay has not expired. **FIFOTHR**—The FIFO threshold in the execution phase of read or write commands. This is programmable from 1 to 16 bytes. Defaults to one byte. A "00" selects one byte "0F" selects 16 bytes. **PRETRK**—Pre-compensation start track number. Programmable from track 0 to 255. Defaults to track 0. A "00" selects track 0, "FF" selects 255. ## 5.2.8 VERSION The VERSION command checks to see if the controller is an enhanced type or the older type (8272A/765A). A value of 90 H is returned immediately after the command byte and no interrupts are generated. #### **5.2.9 RELATIVE SEEK** The command is coded the same as for SEEK, except for the MSB of the first byte and the DIR bit. DIR Head Step Direction Control. | DIR | Action | |-----|---------------| | 0 | Step Head Out | | 1 | Step Head In | RCN Relative Cylinder Number that determines how many tracks to step the head in or out from the current track number. The RELATIVE SEEK command differs from the SEEK command in that it steps the head the absolute number of tracks specified in the command instead of making a comparison against an internal register. The SEEK command is good for drives that support a maximum of 256 tracks. RELATIVE SEEKs cannot be overlapped with other RELATIVE SEEKs. Only one RELATIVE SEEK can be active at a time. RELATIVE SEEKs may be overlapped with SEEKs and RECALIBRATEs. Bit 4 of Status Register 0 (EC) will be set if RELATIVE SEEK attempts to step outward beyond Track 0. As an example, assume that a floppy drive has 300 useable tracks and that the host needs to read track 300 and the head is on any track (0–255). If a SEEK command was issued, the head would stop at track 255. If a RELATIVE SEEK command was issued, the 82077 would move the head the specified number of tracks, regardless of the internal cylinder position register (but would increment the register). If the head had been on track 40 (D), the maximum track that the 82077 could position the head on using RELATIVE SEEK, would be 296 (D), the initial track, +256 (D). The maximum count that the head can be moved with a single RELATIVE SEEK command is 256 (D). The internal register, PCN, would overflow as the cylinder number crossed track 255 and would contain 40 (D). The resulting PCN value is thus (NCN + PCN) mod 256. Functionally, the 82077 starts counting from 0 again as the track number goes above 255(D). It is the users responsibility to compensate 82077 functions (precompensation track number) when accessing tracks greater than 255. The 82077 does not keep track that it is working in an "extended track area" (greater than 255). Any command issued would use the current PCN value except for the RECALIBRATE command which only looks for the TRACKO signal. RECALIBRATE would return an error if the head was farther than 255 due to its limitation of issuing a maximum 256 step pulses. The user simply needs to issue a second RECALIBRATE command. The SEEK command and implied seeks will function correctly within the 44 (D) track (299-255) area of the "extended track area". It is the users responsibility not to issue a new track position that would exceed the maximum track that is present in the extended area. To return to the standard floppy range (0–255) of tracks, a RELATIVE SEEK would be issued to cross the track 255 boundary. A RELATIVE SEEK can be used instead of the normal SEEK but the host is required to calculate the difference between the current head location and the new (target) head location. This may require the host to issue a READ ID command to ensure that the head is physically on the track that software assumes it to be. Different 82077 commands will return different cylinder results which may be difficult to keep track of with software without the READ ID command. #### **5.2.10 DUMPREG** The DUMPREG command is designed to support system run-time diagnostics and application software development and debug. ### 5.2.11 PERPENDICULAR MODE COMMAND The PERPENDICULAR MODE command should be issued prior to executing READ/WRITE/FORMAT commands that access a disk drive with perpendicular recording capability. With this command, the length of the Gap2 field and VCO enable timing can be altered to accommodate the unique requirements of these drives. Table 5-10 describes the effects of the WGATE and GAP bits for the PERPENDICULAR MODE command. Upon a reset, the 82077 will default to the conventional mode (WGATE = 0, GAP = 0). Table 5-10 Effects of WGATE and GAP Bits | WGATE | GAP | MODE | VCO Low<br>Time after<br>Index Pulse | Length of<br>Gap2 Format<br>Field | Portion of Gap2<br>Written by Write<br>Data Operation | Gap2 VCO<br>Low Time for<br>Read Operations | |-------|-----|--------------------------------------------|--------------------------------------|-----------------------------------|-------------------------------------------------------|---------------------------------------------| | 0 | 0 | Conventional Mode | 33 Bytes | 22 Bytes | 0 Bytes | 24 Bytes | | 0 | 1 | Reserved<br>(Conventional) | 33 Bytes | 22 Bytes | 0 Bytes | 24 Bytes | | 1 | . 0 | Perpendicular Mode<br>(500 Kbps Data Rate) | 33 Bytes | 22 Bytes | 19 Bytes | 24 Bytes | | 1 | . 1 | Perpendicular Mode<br>(1 Mbps Data Rate) | 18 Bytes | 41 Bytes | 38 Bytes | 43 Bytes | Selection of the 500 Kbps and 1 Mbps perpendicular modes is independent of the actual data rate selected in the Data rate Select Register. The user must ensure that the two data rates remain consistent. The Gap2 and VCO timing requirements for perpendicular recording type drives are dictated by the design of the read/write head. In the design of this head, a pre-erase head precedes the normal read/ write head by a distance of 200 micrometers. This works out to about 38 bytes at a 1 Mbps recording density. Whenever the write head is enabled by the Write Gate signal the pre-erase head is also activated at the same time. Thus, when the write head is initially turned on, flux transitions recorded on the media for the first 38 bytes will not be preconditioned with the pre-erase head since it has not yet been activated. To accommodate this head activation and deactivation time, the Gap2 field is expanded to a length of 41 bytes. The format field shown in Figure 5-3 illustrates the change in the Gap2 field size for the perpendicular format. On the read back by the 82077, the controller must begin synchronization at the beginning of the Sync field. For the conventional mode, the internal PLL VCO is enabled (VCOEN) approximately 24 bytes from the start of the Gap2 field. But when the controller operates in the 1 Mbps perpendicular mode (WGATE = 1, GAP = 1), VCOEN goes active after 43 bytes to accommodate the increased Gap2 field size. For both cases, an approximate 2 byte cushion is maintained from the beginning of the sync field for the purposes of avoiding write splices in the presence of motor speed variation. For the WRITE DATA case, the 82077 activates Write Gate at the beginning of the sync field under the conventional mode. The controller then writes a new sync field, data address mark, data field, and CRC as shown in Figure 5-1. With the pre-erase head of the perpendicular drive, the write head must be activated in the Gap2 field to insure a proper write of the new sync field. For the 1 Mbps perpendicular mode (WGATE = 1, GAP = 1), 38 bytes will be written in the Gap2 space. Since the bit density is proportional to the data rate, 19 bytes will be written in the Gap2 field for the 500 Kbps perpendicular mode (WGATE = 1, GAP = 0). It should be noted that none of the alterations in Gap2 size, VCO timing, or Write Gate timing affect normal program flow. The information provided here is just for background purposes and is not needed for normal operation. Once the PERPENDICULAR MODE command is invoked, 82077 software behavior from the user standpoint is unchanged. ## 6.0 STATUS REGISTER ENCODING The contents of these registers are available only through a command sequence. ## 6.1 Status Register 0 | Bit<br>No. | Symbol | Name | Description | | | | | | |------------|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7, 6 | IC | Interrupt<br>Code | 00-Normal termination of command. The specified command was properly executed and completed without error. 01-Abnormal termination of command. Command execution was started, but was not successfully completed. 10-Invalid command. The requested command could not be executed. 11-Abnormal termination caused by Polling. | | | | | | | 5 | SE | Seek End | The 82077 completed a SEEK or RECALIBRATE command, or a READ or WRITE with implied seek command. | | | | | | | <b>.</b> 4 | EC | Equipment<br>Check | The TRK0 pin failed to become a "1" after: 1. 256 step pulses in the RECALIBRATE command. 2. The RELATIVE SEEK command causes the 82077 to step outward beyond Track 0. | | | | | | | 3 | _ | _ | Unused. This bit is always "0". | | | | | | | 2 | Н | Head Address | The current head address. | | | | | | | 1, 0 | DS1, 0 | Drive Select | The current selected drive. | | | | | | # 6.2 Status Register 1 | Bit<br>No. | Symbol | Name | Description | |------------|--------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EN | End of<br>Cylinder | The 82077 tried to access a sector beyond the final sector of the track (255D). Will be set if TC is not issued after Read or Write Data Command. | | 6 | | _ | Unused. This bit is always "0". | | 5 | DE | Data Error | The 82077 detected a CRC error in either the ID field or the data field of a sector. | | 4 | OR | Overrun/<br>Underrun | Becomes set if the 82077 does not receive CPU or DMA service within the required time interval, resulting in data overrun or underrun. | | 3 | .— | <del></del> | Unused. This bit is always "0". | | 2 | ND | No Data | Any one of the following: 1. READ DATA, READ DELETED DATA command, the 82077 did not find the specified sector. 2. READ ID command, the 82077 cannot read the ID field without an error. 3. READ TRACK command, the 82077 cannot find the proper sector sequence. | | 1. | NW | Not Writable | WP pin became a "1" while the 82077 is executing a WRITE DATA, WRITE DELETED DATA, or FORMAT TRACK command. | | 0 | MA | Missing<br>Address Mark | Any one of the following: 1. The 82077 did not detect an ID address mark at the specified track after encountering the index pulse from the IDX pin twice. 2. The 82077 cannot detect a data address mark or a deleted data address mark on the specified track. | 6.3 Status Register 2 | Bit<br>No. | Symbol | Name | Description | |------------|--------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | _ | Unused. This bit is always "0". | | 6 | СМ | Control Mark | Any one of the following: 1. READ DATA command, the 82077 encounters a deleted data address mark. 2. READ DELETED DATA command, the 82077 encounters a data address mark. | | 5 | DD | Data Error<br>in Data<br>Field. | The 82077 detected a CRC error in the data field. | | 4 | WC | Wrong<br>Cylinder | The track address from the sector ID field is different from the track address maintained inside the 82077. | | 3 | _ | <del></del> | Unused. This bit is always "0". | | 2 | _ | _ | Unused. This bit is always "0". | | 1 | BC | Bad Cylinder | The track address from the sector ID field is different from the track address maintained inside the 82077 and is equal to FF hex which indicates a bad track with a hard error according to the IBM soft-sectored format. | | 0 | MD | Missing Data<br>Address Mark | The 82077 cannot detect a data address mark or a deleted data address mark. | # 6.4 Status Register 3 | Bit<br>No. | Symbol Name | | Description | |------------|-------------|--------------------|--------------------------------------------| | 7 | | | Unused. This bit is always "0". | | 6 | WP | Write<br>Protected | Indicates the status of the WP pin. | | 5 | _ | | Unused. This bit is always "1". | | 4 | TO | TRACK 0 | Indicates the status of the TRK0 pin. | | 3 | | | Unused. This bit is always "1". | | 2 | HD | Head Address | Indicates the status of the HDSEL pin. | | 1,0 | DS1, 0 | Drive Select | Indicates the status of the DS1, DS0 pins. | ## 7.0 COMPATIBILITY The 82077 was designed with software compatibility in mind. It is a fully backwards compatible solution with the older generation 8272A and NEC765A/B disk controllers. The 82077 also implements on-board registers for compatibility with the Personal System/2 as well as PC/AT and PC/XT floppy disk controller subsystems. Upon a hardware reset of the 82077, all registers, functions and enhancements default to a PS/2 or PC/AT compatible operating mode depending on how IDENT is strapped. # 7.1 Register Set Compatibility The register set contained within the 82077 is a culmination of hardware registers based on the architectural growth of the IBM personal computer line. Table 7-1 indicates the registers required for compatibility based on the type of computer. | Table | 7-1. | 82077 | Register | Support | |-------|------|-------|----------|---------| |-------|------|-------|----------|---------| | 82077 Register | 8272A | 82072 | PC/XT | PC/AT | PS/2 | |----------------|-------|-------|-------|-------|------| | SRA | | | | | Х | | SRB | | | | ٧., | X | | DOR | | | Х | Χ | Х | | MSR | Х | Х | Х | X | . X | | DSR | | Х | | | | | Data (FIFO) | Х | Х | Х | Χ | Х | | DIR | | | | Х | Х | | CCR | | X* | | Х | Х | <sup>\*</sup>CCR is emulated by DSR in an 82072 PC/AT design. ## 7.2 PS/2 Mode vs. AT Mode To maintain compatibility with both the PS/2 environment and PC/AT environment the IDENT pin is provided. If this pin is strapped to VSS, the 82077 will operate in the PS/2 compatible mode. Strapping IDENT to $V_{\rm CC}$ places the 82077 in the PC/AT compatible mode. The differences between the two modes are described in the following sections. ### 7.2.1 PS/2 MODE The polarity of the DENSEL output signal is designed to be compatible with the $3\frac{1}{2}$ " disk drive standard. Programming the CCR or DSR to the upper data rates of 500 Kbps or 1 Mbps will cause DENSEL to go active low (assuming INVERT# is low). A comprehensive description of the DENSEL behavior is given in Table 2-6. The DMAGATE# bit in the Digital Output Register (DOR) will not cause the DRQ or INT output signals to tristate. This maintains consistency with the operation of the floppy disk controller subsystem in the PS/2 architecture. TC is an active low input signal that is internally qualified by DACK# being active low. ### 7.2.2 PC/AT MODE The polarity of DENSEL is designed to be compatible with the 51/4" high capacity disk drive standard. Programming the CCR or DSR to the lower data rate of 250 Kbps or 300 Kbps will cause DENSEL to go active low (assuming INVERT# is low). If the DMAGATE# bit is written to a "0" in the Digital Output Register (DOR), DRQ and INT will tristate. If DMAGATE# is written to a "1", then DRQ and INT will be driven appropriately by the 82077. TC is an active high input signal that is internally qualified by DACK# being active low. # 7.3 Compatibility with the FIFO The FIFO of the 82077 is designed to be transparent to non-FIFO disk controller software developed on the older generation 8272A standard. Operation of the 82077 FIFO can be broken down into two tiers of compatibility. For first tier compatibility, the FIFO is left in the default disabled condition upon a reset. In this mode the FIFO operates in a byte mode and provides complete compability with non-FIFO based software. For second tier compatibility, the FIFO is enabled via the CONFIGURE command. When the FIFO is enabled, it will temporarily enter a byte mode during the command and result phase of disk controller operation. This allows for compatible operation when interrogating the Main Status Register (MSR) for the purpose of transferring a byte at a time to or from the disk controller. For normal disk controller applications, the system designer can still take advantage of the FIFO for time critical data transfers during the execution phase and not create any conflicts with non-FIFO software during the command or result phase. In some instances, use of the FIFO in any form has conflicted with certain specialized software. An example of a compatibility conflict using the FIFO is with software that monitors the progress of a data transfer during the execution phase. If the software assumed the disk controller was operating in a sinale byte mode and counted the number of bytes transferred to or from the disk controller to trigger some time dependent event on the disk media (i.e. head position over a specific data field), the same software will not have an identical time relationship if the FIFO is enabled. This is because the FIFO allows data to be gueued up, and then burst transferred across the host bus. To accommodate software of this type, it is recommended that the FIFO be disabled. ## 7.4 Drive Polling The 82077 supports the polling mode of the older generation 8272A. This mode is enabled upon a reset and can be disabled via the CONFIGURE command. This mode is supported for the sole purpose of providing backwards compatibility with software that expects it's presence. The intended purpose of drive polling dates back to 8" drives as a means to monitor any change in status for each disk drive present in the system. Each of the drives is selected for a period of time and its READY signal sampled. After a delay, the next drive is selected. Since the 82077 does not support READY in this capacity (internally tied true). the polling sequence is only simulated and does not affect the drive select lines (DS0-DS3) when it is active. If enabled, it occurs whenever the 82077 is waiting for a command or during SEEKs and RE-CALIBRATEs (but not IMPLIED SEEKs). Each drive is assumed to be not ready after a reset and a "ready" value for each drive is saved in an internal register as the simulated drive is polled. An interrupt will be generated on the first polling loop because of the initial "not ready" status. This interrupt must be followed with a SENSE INTERRUPT STATUS command from the host to clear the interrupt condition for each of the four logical drives. ## 8.0 PROGRAMMING GUIDELINES Programming the 82077 is identical to any other 8272A compatible disk controller with the exception of some additional commands. For the new designer it is useful to provide some guidelines on how to program the 82077. A typical disk operation involves more than issuing a command and waiting for the results. The control of the floppy disk drive is a low level operation that requires software intervention at different stages. New commands and features have been added to the 82077 to reduce the complexity of this software interface. # 8.1 Command and Result Phase Handshaking Before a command or parameter byte can be issued to the 82077, the Main Status Register (MSR) must be interrogated for a ready status and proper FIFO direction. A typical floppy controller device driver should contain a subroutine for sending command or parameter bytes. For this discussion, the routine will be called "Send\_byte" with the flowchart shown in Figure 8-1. Figure 8-1. Send\_Byte Routine The routine loops until RQM is 1 and DIO is 0 indicating a ready status and FIFO direction is inward. If this condition is true, the 82077 is ready to accept a command or parameter byte. A timeout counter is used to insure software response within a reasonable amount of time in case of no response by the 82077. As a note, the programmer must be careful how the maximum delay is chosen to avoid unnecessary timeouts. For example, if a new command is issued when the 82077 is in the middle of a polling routine, the MSR will not indicate a ready status for the next parameter byte until the polling sequence completes the loop. This could cause a delay between the first and second bytes of up to 250 µs (@ 250 Kbps). If polling is disabled, this maximum delay is 175 us. There should also be enough timeout margin to accommodate a shift of the software to a higher speed system. A timeout value that results in satisfactory operation on a 16 MHz CPU might fail when the software is moved to a system with a 25 MHz CPU. A recommended solution is to derive the timeout counter from a system hardware counter that is fixed in frequency from CPU clock to CPU clock. For reading result bytes from the 82077, a similar routine is used. Figure 8-2 illustrates the flowchart for the routine "Get\_byte". The MSR is polled until RQM is 1 and DIO is 1, which indicates a ready status and outward FIFO direction. At this point, the host can read a byte from the FIFO. As in the Send\_byte routine, a timout counter should be incorporated in case of a disk controller lock-up condition. For example, if a disk was not inserted into the disk drive at the time of a read operation, the controller would fail to receive the index pulse and lock-up since the index pulses are required for termination of the execution phase. ## 8.2 Initialization Initializing the 82077 involves setting up the appropriate configuration after a reset. Parameters set by the SPECIFY command are undefined after a reset and will need to be reinitialized. CONFIGURE command parameters default to a known state after a reset but will need to be reinitialized if the system requirements are different from the default settings. The flowchart for the recommended initialization sequence of the 82077 is shown in Figure 8-3. Figure 8-2. Get\_Byte Routine Figure 8-3. Initialization Flowchart Following a reset of the 82077, the Configuration Control Register (CCR) should be reinitialized for the appropriate data rate. An external reset via the RE-SET pin will cause the data rate and write precompensation values to default to 250 Kbps (10b) and 125 ns (000b) respectively. Since the 125 ns write precompensation value is optimal for the 5½" and 3½" disk drive environment, most applications will not require the value to be changed in the initialization sequence. As a note, a software reset issued via the DOR or DSR will not affect the data rate or write precompensation values. But it is recommended as a safe programming practice to always program the data rate after a reset, regardless of the type. Since polling is enabled after a reset of the 82077, four SENSE INTERRUPT STATUS commands need to be issued afterwards to clear the status flags for each drive. When issuing a SENSE INTERRUPT STATUS command when no active interrupt condition is present, the status register ST0 will return a value of 80H (invalid command). The flowchart in Figure 8-3 illustrates how the software clears each of the four interrupt status flags internally queued by the 82077. It should be noted that although four SENSE INTERRUPT STATUS commands are issued, the INT pin is only active until the first SENSE INTERRUPT STATUS command is executed. As a note, if the CONFIGURE command is issued within 250 $\mu s$ of the trailing edge of reset (@ 1 Mbps), the polling mode of the 82077 can be disabled before the polling initiated interrupt occurs. Since polling stops when the 82077 enters the command phase, it is only time critical up to the first byte of the CONFIGURE command. If disabled in time, the system software no longer needs to issue the four SENSE INTERRUPT STATUS commands to clear the internal interrupt flags normally caused by polling. The CONFIGURE command should also be issued if the system requirements are different from the default settings (as described in Section 5.2.7). For example, the CONFIGURE command can be used to enable the FIFO, set the threshold, and enable Implied Seeks. The non-DMA mode flag, step rate (SRT), head load (HLT), and head unload times (HUT) programmed by the SPECIFY command do not default to a known state after a reset. This behavior is consistent with the 8272A and has been preserved here for compatibility. Thus, it is necessary to always issue a SPECIFY command in the initialization routine. ## 8.3 Recalibrates and Seeks Commands that position the disk head are different from the typical READ/WRITE/FORMAT command in the sense that there is no result phase. Once a RECALIBRATE, SEEK, or RELATIVE SEEK command has been issued, the 82077 will return a ready status in the Main Status Register (MSR) and perform the head positioning operation as a background task. When the seek is complete, the 82077 will assert the INT signal to request service. A SENSE INTERRUPT STATUS command should then be asserted to clear the interrupt and read the status of the operation. Since the drive and motor enable signals are directly controlled through the Digital Output Register (DOR) on the 82077, a write to the DOR will need to precede the RECALIBRATE or SEEK command if the drive and motor is not already enabled. Figure 8-4 shows the flow chart for this operation. Figure 8-4. Recalibrate and Seek Operations # 8.4 Read/Write Data Operations A read or write data operation requires several steps to complete successfully. The motor needs to be turned on, the head positioned to the correct cylinder, the DMA controller initialized, the read or write command initiated, and an error recovery scheme implemented. The flowchart in Figure 8-5 highlights a recommended algorithm for performing a read or write data operation. Before data can be transferred to or from the diskette, the disk drive motor must be brought up to speed. For most $3\frac{1}{2}$ " disk drives, the spin-up time is 300 ms, while the $5\frac{1}{4}$ " drive usually requires about 500 ms due to the increased moment of inertia associated with the larger diameter diskette. One technique for minimizing the motor spin-up delay in the read data case is to begin the read operation immediately after the motor is turned on. When the motor is not initially up to speed, the internal data separator will fail to lock onto the incoming data stream and report a failure in the status registers. The read operation is then repeated until successful status is obtained. There is no risk of a data integrity problem since the data field is CRC validated. But, it is not recommended to use this technique for the write data operation even though it requires successful reading of the ID field before the write takes place. The data separator performance of the 82077 is such that locking to the data stream could take place while the motor speed variation is still significant. This could result in errors when an attempt is made to read the disk media by other disk controllers that have a narrower incoming data stream frequency bandwidth. After the motor has been turned on, the matching data rate for the media inserted into the disk drive should then be programmed to the 82077 via the Configuration Control Register (CCR). The 82077 is designed to allow a different data rate to be programmed arbitrarily without disrupting the integrity of the device. In some applications, it is required to automatically determine the recorded data rate of the inserted media. One technique for doing this is to perform a READ ID operation at each available data rate until a successful status is returned in the result phase. If implied seeks are not enabled, the disk drive head must be positioned over the correct cylinder by executing a SEEK command. After the seek is complete, a head settling time needs to be asserted before the read or write operation begins. For most drives, this delay should be a minimum of 15 ms. When using implied seeks, the minimum head settling time can be enforced by the head load time (HLT) parameter designated in the SPECIFY command. For example, a HLT value of 8 will yield an effective head settling time of 16 ms for a programmed data rate of 500 Kbps. Of course if the head is already positioned over the correct cylinder, the head settling time does not need to be enforced. The DMA controller is then initialized for the data transfer and the read or write command is executed. Typically the DMA controller will assert Terminal Count (TC) when the data transfer is complete. The 82077 will then complete the current data transfer and assert the INT signal signifying it has entered the result phase. The result phase can also be entered by the 82077 if an error is encountered or the last sector number equals the End of Track (EOT) parameter. Based on the algorithm in Figure 8-5, if an error is encountered after reading the result bytes, two more retries are performed by reinitializing the DMA controller and re-issuing the read or write data command. A persisting failure could indicate the seek operation did not achieve proper alignment between the head and the track. The disk head should then be recalibrated and the seek repeated for a maximum of two more tries. Unsuccessful operation after this point should be reported as a disk failure to the operating system. # 8.5 Formatting The disk formatting procedure involves positioning the head on each track and creating a fixed format field used for organizing the data fields. The flowchart in Figure 8-6 highlights the typical format procedure. Figure 8-5. Read/Write Operation Figure 8-6 Formatting After the motor has been turned on and the correct data rate programmed, the disk head is recalibrated to track 0. The disk is then allowed to come up to speed via a 500 ms delay. It is important the disk speed has stabilized before the actual formatting to avoid any data rate frequency variations. Since the format fields contain critical information used by the data separator of the disk controller for synchronization purposes, frequency stability of the data stream is imperative for media interchangeability among different systems. The ID field data created on the disk during the format process is provided by the DMA controller during the execution phase. The DMA controller is initialized to send the C, H, R and N values for each sector ID field. For example, to format cylinder 7, on head 1, with 9 sectors, and a sector size of 2 (512 bytes), the DMA controller should be programmed to transfer 36 bytes (9 sectors x 4 bytes per sector) with the following data field: 7,1,1,2, 7,1,2,2, 7,1,3,2, ... 7,1,9,2. Since the values provided to the 82077 during the execution phase of the format command are directly recorded as the ID fields on the disk, the data contents can be arbitrary. Some forms of copy protection have been implemented by taking advantage of this capability. After each head for a cylinder has been formatted, a seek operation to the next cylinder is performed and the format process is repeated. Since the FORMAT TRACK command does not have implied seek capability, the SEEK command must be used. Also, as discussed in Section 8-2, the head settling time needs to be adhered to after each seek operation. #### 8.6 Verifies In some applications, the sector data needs to be verified immediately after each write operation. The verify technique historically used with the 8272A or 82072 disk controller involved reinitializing the DMA controller to perform a read transfer or verify transfer (DACK # is asserted but not RD#) immediately after each write operation. A read command is then to be issued to the disk controller and the resulting status indicates if the CRC validated the previously written data. This technique has the drawback of requiring additional software intervention by having to reprogram the DMA controller between each sector write operation. The 82077 supports this older verify technique, but also provides a new VERIFY command that does not require the use of the DMA controller. To verify a write data transfer or format track operation using the VERIFY command, the software simply issues the command with the same format as a READ DATA command but without the support of the DMA controller. The 82077 will then perform a disk read operation without a host data transfer. The CRC will be calculated for each sector read and compared against the value stored on the disk. When the VERIFY command is complete, the status register will report any detected CRC errors. If EOT is programmed for the final sector number of the track, and the multi-track (MT) bit is set, then both heads can be checked with one VERIFY command. #### 9.0 DESIGN APPLICATIONS # 9.1 PC/AT Floppy Disk Controller This section presents a design application of a PC/AT compatible floppy disk controller. With an 82077, a 24 MHz crystal, a resistor package, and a device chip select, a complete floppy disk controller can be built. The 82077 integrates all the necessary building blocks for a reliable and low cost solution. But before we discuss the design application using the 82077, it is helpful to describe the architecture of the original IBM PC/AT floppy disk controller design that uses the 8272A. # 9.1.1 PC/AT FLOPPY DISK CONTROLLER ARCHITECTURE The standard IBM PC/AT floppy disk controller using the 8272A requires 34 devices for a complete solution. The block diagram in Figure 9-1 illustrates the complexity of the disk controller. A major portion of this logic involves the design of the data separator. The reliability of the disk controller is primarily dictated by the performance and stability of the data separator. Discrete board level analog phase lock loops generally offer good bit jitter margins but suffer from instability and tuning problems in the manufacturing stage if not carefully designed. While digital data separator designs offer stability and generally a lower chip count, they suffer from poor performance in the recovery of data. Figure 9-1. Standard IBM PC/AT Floppy Disk Controller Table 9-1 indicates the drive and media types the IBM PC/AT disk controller can support. This requires the data separator to operate at three different data rates: 250 Kbps, 300 Kbps and 500 Kbps. Clocks to the data separator and disk controller need to be prescaled correspondingly to accommodate each of these data rates. The clock prescaling is controlled by the Data rate Select Register (DSR). Supporting all three data rates can compromise the performance of the phase lock loop (PLL) if steps are not taken in the design to adjust the performance parameters of the PLL with the data rate. Table 9-1. Standard PC/AT Drives and Media Formats | Capacity | Drive<br>Speed | Data<br>Rate | Sectors | Cylinders | |------------|----------------|--------------|---------|-----------| | 360 Kbyte | 300 RPM | 250 Kbps | 9 | 40 | | *360 Kbyte | | | | 40 | | 1.2 Mbyte | 360 RPM | 500 Kbps | 15 | 80 | <sup>\*360</sup> Kbyte diskette in a 1.2 Mbyte drive. The PC/AT disk controller provides direct control of the drive selects and motors via the Digital Output Register (DOR). As a result, drive selects on the 8272A are not utilized. This places drive selection and motor speed-up control responsibility with the software. The DOR is also used to perform a software reset of the disk controller and tristate the DRQ2 and IRQ6 output signals on the PC bus. The design of the disk controller also requires address decode logic for the disk controller and register set, buffering for both the disk interface and PC bus, support for write precompensation and monitoring of the disk change signal via a separate read only register (DIR). An I/O address map of the complete register set for the PC/AT floppy disk controller is shown in Table 9-2. Table 9-2. I/O Address Map for the PC/AT | I/O<br>Address | Access<br>Type | Description | |----------------|----------------|---------------------------| | 3F0H | | Unused | | 3F1H | _ | Unused | | 3F2H | Write | Digital Output Register | | 3F3H | _ | Unused | | 3F4H | Read | Main Status Register | | 3F5H | Read/Write | Data Register | | 3F6H | | Unused | | 3F7H | Write | Data Rate Select Register | | 3F7H | Read | Digital Input Register | #### 9.1.2 82077 PC/AT SOLUTION The 82077 integrates the entire PC/AT controller design with the exception of the address decode on a single chip. The schematic for this solution is shown in Figure 9-2. The chip select for the 82077 is generated by a 16L8 PAL that is programmed to decode addresses 03F0H thru 03F7H when AEN (Address Enable) is low. The programming equation for the PAL is shown in a ABEL file format in Figure 9-3. An alternative address decode solution could be provided by using a 74LS133 13 input NAND gate and 74LS04 inverter to decode A3-A14 and AEN. Although the PC/AT allows for a 64K I/O address space, decoding down to a 32K I/O address space is sufficient with the existing base of add-in cards. A direct connection between the disk interface and the 82077 is provided by on-chip output buffers with a 40 mA sink capability. Open collector outputs from the disk drive are terminated at the disk controller with a $150\Omega$ resistor pack. The 82077 disk interface inputs contain a schmitt trigger input structure for higher noise immunity. The host interface is a similar direct connection with 12 mA sink capabilities on DB0–DB7. INT and DRQ. Figure 9-2. 82077 PC/AT Floppy Disk Controller ``` MODULE PCATO77_LOGIC: TITLE "82077 PC/AT FLOPPY DISK CONTROLLER'; PCATO77 DEVICE "P16L8": GND. VCC PIN 10,20; SA3.SA4.SA5.SA6.SA7.SA8.SA9.SA10 PIN 1.2.3.4.5.6.7.8: SA11, SA12, SA13, SA14, SA15, AEN PIN 9.11.13.14.15.16: CS077_ PIN 12: EQUATIONS "" CHIP SELECT FOR THE 82077 (3FOH -- 3F7H) CSO77_ = !(!SA15 & !SA14 & !SA13 & !SA12 & !SA11 & !SA10 & SA9 & SA8 & SA7 & SA6 & SA5 & SA4 & !SA3 & !AEN); END PCATO77_LOGIC ``` Figure 9-3. PAL Equation File for a PC/AT Compatible FDC Board #### 9.2 3.5" Drive Interfacing The 82077 is designed to interface to both 3.5" and 5.25" disk drives. This is facilitated by the 82077 by orienting the "PS/2 mode" for 3.5" drives and the "AT mode" for 5.25" drives. But at the same time, this does not inhibit the use of the two types of drives in the opposite mode. #### 9.2.1 3.5" DRIVES UNDER THE AT MODE If it is intended to interface the floppy disk controller with a 3.5" disk drive in a PC/AT application, then it is likely that two design changes will need to be implemented for the design discussed in Section 9.1. Most 3.5" disk drives incorporate a totem pole interface structure as opposed to open collector. Outputs of the disk drive will drive both high or low voltage levels when the drive is selected, and float only when the drive has been deselected. These totem pole outputs generally can only sink or source 4 mA of current. As a result, it is recommended to replace the $150\Omega$ termination resistor pack with a 4.7 $K\Omega$ package to pull floating signals inactive. Some other 3.5" drives do have an open collector interface, but have limited sink capability. In these cases, the drive manufacturer manuals usually suggest a 1 $K\Omega$ termination. The second change required under "AT mode" operation involves high capacity 3.5" disk drives that utilize a density select signal to switch between media recorded at a 250 Kbps and 500 Kbps data rate. The polarity of this signal is inverted for 3.5" drives versus 5.25" drives. Thus, an inverter will need to be added between the DENSEL output of the 82077 and the disk drive interface connector when using 3.5" drives. But drives that do not support both data rates or drives with an automatic density detection feature via an optical sensor do not require the use of the DENSEL signal. #### 9.2.2 3.5" DRIVES UNDER THE PS/2 MODE Interfacing 3.5" disk drive under the "PS/2 mode" of the 82077 has been simplified. The DENSEL output signal polarity will reflect a 3.5" drive mode of operation. That is, DENSEL will be high for 250 Kbps or 300 Kbps and low for 500 Kbps or 1 Mbps (assuming INVERT# is low). Thus the only change from the disk interface shown in Figure 9-2 is to replace the 150 $\Omega$ termination resistor pack with a value of about 10 $K\Omega$ . This will prevent excessive current consumption on the CMOS inputs of the 82077 by pulling them inactive when the drive(s) are deselected. #### 9.2.3 COMBINING 5.25" AND 3.5" DRIVES If 5.25'' and 3.5'' drives are to be combined in a design, then steps need to be taken to avoid contention problems on the disk interface. Since 3.5'' drives do not have a large sink capability, the $150\Omega$ termination resistor pack required by 5.25" drives cannot be used with the 3.5" drive. To accommodate both drives with the same disk controller, the outputs of the 3.5" drive should be buffered before connecting to the 82077 disk interface inputs. The 82077 inputs are then connected to the necessary resistive termination load for the 5.25" interface. The block diagram in Figure 9-4 highlights how a combined interface could be designed. In this example, the 5.25" drive is connected to drive select 0 (DS0) and the 3.5" drive is connected to drive select 1 (DS1). DS1 is also used to enable a 74LS244 buffer on the output signals of the 3.5" drive. The drive select logic of the 82077 is mutually exclusive and prevents the activation of the buffer and 5.25" drive at the same time. Since the 74LS244 has an $I_{OL}$ of 24 mA, the termination resistor should be increased to 220 $\Omega$ . This could impact the reliability of the 5.25" drive interface if the cable lengths are greater than 5 feet To accommodate the polarity reversal of the DEN-SEL signal for 3.5" drives, it is routed through an inverter for the 3.5" drive interface. A 1 $\rm K\Omega$ pull-up should be placed on the output of the inverter to satisfy the $\rm I_{OH}$ requirements for the 3.5" drive when using a 74LS04. Figure 9-4, Combined 3.5" and 5.25" Drive Interface #### 10.0 D.C. SPECIFICATIONS ### 10.1 Absolute Maximum Ratings | Storage Temperature $\dots -65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ | |---------------------------------------------------------------------------| | Supply Voltage | | Voltage on Any Input GND $-$ 2V to 6.5V | | Voltage on Any Output GND $-$ 0.5V to VCC $+$ 0.5V | | Power Dissipation1 Watt | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. #### 10.2 D.C. Characteristics $T_A = 0$ °C to = 70°C, $V_{CC} = +5V \pm 10$ %, $V_{SS} = AV_{SS} = 0V$ | Symbol | Parameter | Min | Max | Unit | Test Conditions | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------------|--------------------------------------------------------------| | $V_{ILC}$ | Input Low Voltage, X1 | -0.5 | 0.8 | ٧ | | | $V_{\text{IHC}}$ | Input High Voltage, X1 | 3.9 | V <sub>CC</sub> +0.5 | ٧ | | | V <sub>IL</sub> | Input Low Voltage<br>(all pins except X1) | -0.5 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage<br>(all pins except X1) | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage<br>DRATE0-1 and MFM | | 0.4 | ٧ | I <sub>OL</sub> = 2.5 mA | | | DB0-7, INT and DRQ | | 0.4 | ٧ | I <sub>OL</sub> = 12 mA | | | ME0-3, DS0-3, DIR, STP<br>WRDATA, WE, HDSEL<br>and DENSEL | | 0.4 | ٧ | I <sub>OL</sub> = 40 mA | | V <sub>OH</sub> | Output High Voltage<br>DRATE0-1 and MFM | 3.0 | | ٧ | $I_{OH} = -2.5 \mathrm{mA}$ | | | All Other Outputs | 3.0 | | ٧ | $I_{OH} = -4.0 \text{ mA}$ | | | All Outputs | V <sub>CC</sub> - 0.4 | | ٧ | $I_{OH} = -100 \mu A$ | | ICC1<br>ICC2<br>ICC3<br>ICC4 | $\begin{array}{l} V_{CC} \text{Supply Current (Total)} \\ 1 \text{Mbps Data Rate, V}_{\text{IL}} = V_{\text{SS}}, V_{\text{IH}} = V_{\text{CC}} \\ 1 \text{Mbps Data Rate, V}_{\text{IL}} = 0.45, V_{\text{IH}} = 2.4 \\ 500 \text{Kbps Data Rate, V}_{\text{IL}} = V_{\text{CC}}, V_{\text{IH}} = V_{\text{CC}} \\ 500 \text{Kbps Data Rate, V}_{\text{IL}} = 0.45, V_{\text{IH}} = 2.4 \\ \end{array}$ | | 45<br>50<br>35<br>40 | mA<br>mA<br>mA | (Notes 1, 2)<br>(Notes 1, 2)<br>(Notes 1, 2)<br>(Notes 1, 2) | | ICCSB | I <sub>CC</sub> in Powerdown | | 1.5 | mA | (Note 3) Typical | | (IL | Input Load Current (all input pins) | | 10<br>10 | μA<br>μA | $V_{IN} = V_{CC}$<br>$V_{IN} = 0V$ | | lofL | Data Bus Output Float Leakage | | ±10 | μΑ | 0.45 < V <sub>OUT</sub> < V <sub>CC</sub> | #### NOTES: <sup>1.</sup> The data bus are the only inputs that may be floated. <sup>2.</sup> Tested while reading a sync field of "00". <sup>3.</sup> $V_{IL} = V_{SS}$ , $V_{IH} = V_{CC}$ ; Outputs not connected to D.C. loads. # Capacitance | C <sub>IN</sub> | Input Capacitance | 10 | рF | $F = 1 \text{ MHz}, T_A = 25^{\circ}\text{C}$ | |------------------|--------------------------|----|----|-----------------------------------------------| | C <sub>IN1</sub> | Clock Input Capacitance | 20 | pF | Sampled, not 100% Tested | | C <sub>I/O</sub> | Input/Output Capacitance | 20 | pF | | #### NOTE: All pins except pins under test are tied to AC ground. ### **LOAD CIRCUIT** # A. C. TESTING INPUT, OUTPUT WAVEFORM # 11.0 A.C. SPECIFICATIONS $T_A = 0$ °C to 70°C, $V_{CC} = +5V \pm 10$ %, $V_{SS} = AV_{SS} = 0V$ | Symbol | Parameter | Min | Max | Unit | |-------------|--------------------------|-----|----------|-------| | CLOCK TIMIN | IGS | | | | | t1 | Clock Rise Time | | 10 | ns | | | Clock Fall Time | | 10 | ns | | t2 | Clock High Time(7) | 16 | 26 | ns | | t3 | Clock Low Time(7) | 16 | 26 | ns | | t4 | Clock Period | 40 | 43 | ns ns | | t5 | Internal Clock Period(3) | _ | | | | HOST READ | CYCLES | | | | | t7 | Address Setup to RD | 5 | | ns | | t8 | RD Pulse Width | 100 | | ns | | t9 | Address Hold from RD | 0 | | ns | | t10 | Data Valid from RD | | 80 | ņs | | t11 👾 | Command Inactive | 60 | | ns | | t12 | Output Float Delay | | 35 | ns | | t13 | INT Delay from RD | | t5 + 125 | ns | | t14 | Data Hold from RD | 5 | | ns | **A.C. SPECIFICATIONS** (Continued) $T_A = 0^{\circ}C \text{ to } 70^{\circ}C, \ V_{CC} = +5V \pm 10\%, \ V_{SS} = AV_{SS} = 0V$ | Symbol | Parameter | Min | Max | Unit | | |------------|-----------------------------------|-----|----------|------|--| | HOST WRITE | HOST WRITE CYCLES | | | | | | t15 | Address Setup to WR | 5 | | ns | | | t16 | WR Pulse Width | 100 | | ns | | | t17 | Address Hold from WR | 0 | | ns | | | t18 | Command Inactive | 60 | | ns | | | t19 | Data Setup to WR | 70 | | ns | | | t20 | Data Hold from WR | 0 | | ns | | | t21 | INT Delay from WR | | t5 + 125 | ns | | | DMA CYCLES | 3 | | | | | | t22 | DRQ Cycle Period <sup>(1)</sup> | 6.5 | | μs | | | t23 | DACK to DRQ Inactive(1) | | 75 | ns | | | t24 | RD to DRQ Inactive <sup>(4)</sup> | | 100 | ns | | | t25 | DACK Setup to RD, WR | 5 | | ns | | | t26 | DACK Hold from RD, WR | 0 | | ns | | | t27 | DRQ to RD, WR Active(1) | 0 | 6 | μs | | | t28 | Terminal Count Width(10) | 50 | | ns | | | t29 | TC to DRQ Inactive | | 150 | ns | | | RESET | | | | | | | t30 | Reset Width(5) | 170 | | t4 | | | t31 | Reset to Control Inactive | | 2 | μs | | | WRITE DATA | TIMING | | | | | | t32 | Write Data Width <sup>(6)</sup> | | | ns | | | DRIVE CONT | ROL | | | | | | t35 | DIR Setup to STEP | 0.5 | 2 | μs | | | t36 | DIR Hold from STEP | 10 | | μs | | | t37 | STEP Active Time (High) | 2.5 | | μs | | | t38 | STEP Cycle Time(2) | | | μs | | | t39 | INDEX Pulse Width | 5 | | t5 | | #### A.C. SPECIFICATIONS (Continued) $T_A = 0^{\circ}C$ to 70°C, $V_{CC} = +5V \pm 10\%$ , $V_{SS} = AV_{SS} = 0V$ | Symbol | Parameter | Min | Max | Unit | |-----------|------------------------|-----|------|-------| | READ DATA | TIMING | | | | | t40 | Read Data Pulse Width | 50 | | ns | | f44 | PLL Data Rate 82077-1 | | 1M | bit/s | | | 82077 | | 500K | bit/s | | t44 | Data Rate Period 1/f44 | | | | | tLOCK | Lockup Time | | 64 | t44 | - 1. This timing is for FIFO threshold = 1. When FIFO threshold is N bytes, the value should be multiplied by N and subtract 1.5 µs. The value shown is for 1 Mbps, scales linearly with data rate. - 2. This value can range from 0.5 ms to 8.0 ms and is dependent upon data rate and the Specify command value. - 3. Many timings are a function of the selected data rate. The nominal values for the internal clock period (t5) for the various data rates are: | 1 Mbps | 3 x oscillator period = 125 ns | |----------|---------------------------------| | 500 Kbps | 6 x oscillator period = 250 ns | | 300 Kbps | 10 x oscillator period = 420 ns | | 250 Kbps | 12 x oscillator period = 500 ns | - 4. If DACK transitions before RD, then this specification is ignored. If there is no transition on DACK, then this becomes the DRQ inactive delay. - 5. Reset requires a stable oscillator to meet the minimum active period. - 6. Based on the internal clock period (t<sub>5</sub>). For various data rates, the Write Data Width minimum values are: | 1 Mbps | $3 \times \text{oscillator period} -50 \text{ ns} = 150 \text{ ns}$ | |----------|----------------------------------------------------------------------| | 500 Kbps | $6 \times \text{oscillator period} -50 \text{ ns} = 360 \text{ ns}$ | | 300 Kbps | $10 \times \text{oscillator period} -50 \text{ ns} = 615 \text{ ns}$ | | 250 Kbps | $12 \times \text{oscillator period} -50 \text{ ns} = 740 \text{ ns}$ | - 7. Test points for clock high time are 3.5V. Due to transitional times, clock high time max and clock low time max cannot be met simultaneously. Clock high time min and clock low time max cannot be met simultaneously. - 8. Based on internal clock period (t5). - Maximum bit shift from nominal position × 100% 9. Jitter tolerance is defined as: - 1/4 period of nominal data rate - It is a measure of the allowable bit jitter that may be present and still be correctly detected. The data separator jitter tolerance is measured under dynamic conditions that jitters the bit stream according to a reverse precompensation algo- - 10. TC width is defined as the time that both TC and DACK are active. # **CLOCK TIMINGS** # **HOST READ CYCLES** # **HOST WRITE CYCLES** # **DMA CYCLES** # **TERMINAL COUNT** # RESET # WRITE DATA TIMING # **DRIVE CONTROL** NOTE: For overlapped seeks, only one step pulse per drive selection is issued. Non-overlapped seeks will issue all programmed step pulses. Invert high. ### INTERNAL PLL #### 12.0 DATA SEPARATOR CHARACTERISTICS Figure 12-1. Typical Jitter Tolerance vs Data Rate (F<sub>C</sub> = 250 Kbps) 100 90 80 70 60 50 40 30 20 10 JITTER TOLERANCE 290166-20 Figure 12-3. Typical Jitter Tolerance vs Data Rate ( $F_C = 500 \text{ Kbps}$ ) DATA RATE (kbps) Figure 12-2. Typical Jitter Tolerance vs Data Rate (F<sub>C</sub> = 300 Kbps) Figure 12-4. Typical Jitter Tolerance vs Data Rate (F<sub>C</sub> = 1 Mbps) #### **REVISION HISTORY** DOCUMENT: 82077 Advanced Information Data Sheet NEW REVISION NUMBER: 290166-001 OLD REVISION NUMBER: 290166-002 - 1. On the front page, Vertical Recording support has been added to the feature list. - 2. On the front page, Figure 1 has been changed for pins 37 and 38 from NC to LOFIL and HIFIL respectively. - 3. In Table 1 under the PLL section, a pin description has been added for HIFIL and LOFIL. - 4. After Section 1.1, Section 1.2 has been added to describe the Perpendicular Recording Mode. - 5. Under Section 2.1.3, Table 2-1 has been added that lists recommended DOR drive control values. - 6. Table 5-1 has been updated to include the Perpendicular Mode command. - 7. Under Section 5.1.7.1, Figure 5-3 has been added to describe the Toshiba perpendicular format. - 8. Section 5.2.11 has been added to describe the Perpendicular Mode command. - Under Section 10.2 of the D.C. Characteristics, the I<sub>CC</sub> specifications have been reduced in value and the testing descriptions clarified. - 10. Under Section 11.0 of the A.C. Specifications, t10 has been reduced from 95 ns to 80 ns and t24 has been reduced from 150 ns to 100 ns. - 11. Section 12.0 has been added to describe the data separator characteristics of the internal PLL.