DALLAS T-46-23-37 # DS1225Y # 64K Nonvolatile SRAM #### **FEATURES** - Data retention in the absence of V<sub>cc</sub> - Data is automatically protected during power loss - Directly replaces 8K x 8 volatile static RAM or EEPROM - Unlimited write cycles - Low-power CMOS - Over 10 years of data retention - Standard 28-pin JEDEC pinout - Available in 100ns, 120ns, 150ns, 170ns, or 200ns read access times - Read cycle time equals write cycle time - Lithium energy source is electrically disconnected to retain freshness until power is applied for the first time - Full ±10% operating range - Optional industrial temperature range of -40°C to +85°C, designated IND #### **DESCRIPTION** The DS1225Y 64K Nonvolatile SRAM is a 65,536-bit, fully static, nonvolatile RAM organized as 8192 words by 8 bits. The nonvolatile memory has a self-contained lithium energy source and control circuitry that constantly monitors $V_{\rm cc}$ for an out-of-tolerance condition. When such a condition occurs, the lithium energy source automatically switches on and write protection is unconditionally enabled to prevent garbled data. The NV SRAM can be used in #### PIN DESCRIPTION | NC | 🛮 1 | 28 <b>∑</b> ∨cc | |------|-------------|--------------------| | A12 | 2 | 27 🛭 WE | | A7 | <b>3</b> 3 | 26 Ø NC | | A6 | <b>4</b> | 25 🛭 A8 | | A5 | <b>∑</b> 5 | 24 🖾 <sup>A9</sup> | | · A4 | <b>∅</b> 6 | 23 🛭 A1 1 | | А3 | 2 7 | 22 OE\ | | A2 | <b>3</b> 8 | 21 🖾 A10 | | A1 | ፟ 9 | 20 Ø CE\ | | AO | <b>10</b> | 19 🛭 ÞQ7 | | DQO | <b>2</b> 11 | 18 🖾 DQ6 | | DQ1 | <b>12</b> | 17 🛮 DQ5 | | DQ2 | <b>2</b> 13 | 16 🛮 DQ4 | | GND | <b>14</b> | 15 🛮 DQ3 | 28-Pin Encapsulated Package (720 Mil Extended) ### PIN NAMES (\ Denotes Condition Low) A<sub>0</sub> - A<sub>12</sub> - Address Inputs CE\ - Chip Enable GND - Ground DQ<sub>0</sub>-DQ<sub>7</sub>- Data In/Data Out V<sub>cc</sub> - Power (+5V) WE\ - Write Enable OE\ - Output Enable NC - No Connect place of existing 8K x 8 static RAMs directly conforming to the popular bytewide 28-pin DIP standard. The DS1225Y also matches the pinout of the 2764 EPROM or the 2864 EEPROM, allowing direct substitution while enhancing performance. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interface. DS1225Y #### **OPERATION** #### **READ MODE** The DS1225Y executes a read cycle whenever WE\ (Write Enable) is inactive (high) and CE\ (Chip Enable) is active (low). The unique address specified by the 13 address inputs $(A_0-A_{12})$ defines which of the 8192 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within $t_{ACC}$ (Access Time) after the last address input signal is stable, providing that CE\ and OE\ (Output Enable) access times are also satisfied. If OE\ and CE\ access times are not satisfied, then data access must be measured from the later occurring signal (CE\ or OE\) and the limiting parameter is either $t_{CO}$ for CE\ or $t_{OE}$ for OE\ rather than address access. #### **WRITE MODE** The DS1225Y is in the write mode whenever the WE\ and CE\ signals are in the active (low) state after address inputs are stable. The latter occurring falling edge of CE\ or WE\ will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of CE\ or WE\. All address inputs must be kept valid throughout the write cycle. WE\ must return to the high state for a minimum recovery time (twelver) before another cycle can be initiated. The OE\ control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output bus has been enabled (CE\ and OE\ active) then WE\ will disable the outputs in topy from its falling edge. #### **DATA RETENTION MODE** The NV SRAM provides full functional capability for V<sub>cc</sub> greater than 4.5 volts and write protects at 4.25 nominal. Data is maintained in the absence of $V_{cc}$ without any additional support circuitry. The DS1225Y constantly monitors $V_{cc}$ . Should the supply voltage decay, the RAM will automatically write protect itself. All inputs to the RAM become "don't care" and all outputs are high impedance. As V<sub>cc</sub> falls below approximately 3.0 volts, the power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when Vcc rises above approximately 3.0 volts, the power switching circuit connects external $V_{cc}$ to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after V<sub>cc</sub> exceeds 4.5 volts. DS1225Y **ABSOLUTE MAXIMUM RATINGS\*** Voltage on any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature -0.3V to +7.0V 0°C to 70°C -40°C to +70°C 260°C for 10 sec. T-46-23-37 \*This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. ## RECOMMENDED DC OPERATING CONDITIONS (0°C to 70°C) | PARAMETER | SYM | MIN | TYP | MAX | UNITS | |----------------------|-----------------|-----|-----|-----------------|-------| | Power Supply Voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | Input Logic 1 | V <sub>IH</sub> | 2.2 | | V <sub>cc</sub> | V | | Input Logic 0 | V <sub>IL</sub> | 0.0 | | +0.8 | V | ### DC ELECTRICAL CHARACTERISTICS $(0^{\circ}\text{C to } 70^{\circ}\text{C}; V_{cc} = 5\text{V} \pm 10\%)$ | PARAMETER SYMBOL MIN TYP | | | | MAX | UNITS | NOTES | |-----------------------------------------------|-------------------|--------|------|----------|-------|-------| | | STWBOL | 141114 | 111 | WMA | ONITO | HOILO | | Input Leakage | | | | | | | | Current | I <sub>IL</sub> | -1.0 | | +1.0 | иA | 11 | | I/O Leakage | | | | | | | | Current | | | | | | | | CE\≥ V <sub>IH</sub> ≤ V <sub>CC</sub> | l <sub>io</sub> | -1.0 | | +1.0 | uА | | | Output Current | | ŀ | | | | | | @ 2.4V | I <sub>oH</sub> | -1.0 | | | mA | | | Output Current | | | | | | | | @ 0.4V | l <sub>oL</sub> | 2.0 | l | | mA | | | Standby Current | | | | | | | | CE\ = 2.2V | Icosi | | 3.0 | 7.0 | mA | | | Standby Current | | | | | | | | CE\ = V <sub>cc</sub> -0.5V I <sub>ccs2</sub> | | 2.0 | 4.0 | mA | | | | Operating Current | | | | | | | | t <sub>oyc</sub> =200ns (Comm.) | I <sub>cco1</sub> | Į | | 75 | mA | | | Operating Current | | | | | | | | t <sub>cyc</sub> =200ns (Ind.) | I <sub>CCO1</sub> | | | 85 | mA | | | Write Protection | | | | | | | | Voltage | V <sub>TP</sub> | | 4.20 | <u> </u> | ٧ | 10 | ## **DC Test Conditions** Outputs open. All voltages are referenced to ground. # **AC ELECTRICAL CHARACTERISTICS** (0°C to 70°C, $V_{cc}=5.0V+/-10\%$ ) | | | DS1225Y-100 | | DS1225Y-120 | | DS1225Y-150 | | DS1225Y-200 | | | | |---------------------|------------------|-------------|-------|-------------|-------|-------------|-------|-------------|-------------|-------|--| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | NOTES | | | Read Cycle Time | t <sub>RC</sub> | 100ns | | 120ns | | 150ns | | 200ns | | | | | Access Time | t <sub>ACC</sub> | | 100ns | | 120ns | | 150ns | | 200ns | | | | OE\ to Output Valid | toE | | 50ns | | 60ns | | 70ns | | 100ns | | | | CE\ to Output Valid | t <sub>co</sub> | | 100ns | | 120ns | · , | 150ns | | 200ns | | | | OE\ or CE\ to | | | | | | | | | | | | | Output Active | t <sub>COE</sub> | 5ns | | 5ns | | 5ns | | 5ns | | 5 | | | Output High Z | | , | | | | | | | <del></del> | | | | from Deselection | top | | 35ns | | 40ns | | 70ns | | 100ns | 5 | | | Output Hold from | | | | | | | | | | | | | Address Change | t <sub>oH</sub> | 5ns | | 5ns | | 5ns | | 5ns | | | | | Write Cycle Time | t <sub>wc</sub> | 100ns | | 120ns | | 150ns | | 200ns | | | | | Write Pulse Width | t <sub>wp</sub> | 75ns | | 90ns | | 100ns | | 150ns | | 3 | | | Address Setup | | | | | | | | | | | | | Time | t <sub>AW</sub> | 0ns | | 0ns | | 0ns | | 0ns | | | | | Write Recovery | | | | | | | | | | | | | Time | twa | 20ns | | 20ns | | 20ns | | 20ns | | · | | | Output High Z | | | | | | | | | | | | | from WE\ | toow | | 35ns | | 40ns | | 70ns | | 80ns | 5 | | | Output Active | | | | | | | | | | | | | from WE\ | toew | 5ns | | 5ns | | 5ns | | 5ns | | 5 | | | Data Setup Time | t <sub>os</sub> | 40ns | | 50ns | | 60ns | | 80ns | | 4 | | | Data Hold Time | t <sub>oH</sub> | 20ns | | 20ns | | 20ns | | 20ns | | 4 | | # **AC Test Conditions** Output Load: 100pF + 1TTL Gate Input Pulse Levels:: 0-3.0V Timing Measurement Reference Levels Input:1.5V Output: 1.5V Input Pulse Rise and Fall Times: 5ns ## **CAPACITANCE** $(t. = 25^{\circ}C)$ | PARAMETER | SYMBOL | TYP | MAX | UNITS | |--------------------------|-----------------|-----|-----|-------| | Input Capacitance | C <sub>IN</sub> | 5 | 10 | pF | | Input/Output Capacitance | C <sub>vo</sub> | 5 | 10 | pF | # **READ CYCLE (1)** # **POWER-DOWN/POWER-UP CONDITION** # T-46-23-37 # POWER-DOWN/POWER-UP TIMING | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------|---------------------------------|-----|-----|-------|--------------| | t <sub>PD</sub> | CE\ at V <sub>IH</sub> before | | | | | | | Power-Down | 0 | | us | | | t <sub>F</sub> | V <sub>co</sub> Slew from 4.5V | | | | | | | to 0V (CE\ at V <sub>IH</sub> ) | 100 | | us | | | t <sub>R</sub> | V <sub>cc</sub> Slew from 0V to | | | | <del> </del> | | | 4.5V (CE\ at V <sub>IH</sub> ) | 0 | | us | | | t <sub>REC</sub> | CE\ at V <sub>IH</sub> after | | | | - | | | Power-Up | | 2 | ms | | $(t_A = 25^{\circ}C)$ | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|------------------------------|-----|-----|-------|-------| | t <sub>DR</sub> | Expected Data Retention Time | 10 | | years | 9 | # **WARNING:** Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode. ## **NOTES** - 1. WE\ is high for a read cycle. - 2. OE\ = $V_{IH}$ or $V_{IL}$ . If OE\ = $V_{IH}$ during a write cycle, the output buffers remain in a high impedance state. - 3. $t_{WP}$ is specified as the logical AND of CE\ and WE\. $t_{WP}$ is measured from the latter of CE\ or WE\ going low to the earlier of CE\ or WE\ going high. - 4. $t_{\rm DH}$ , $t_{\rm DS}$ are measured from the earlier of CE\ or WE\ going high. - 5. These parameters are sampled with a 5 pF load and are not 100% tested. - 6. If the CE\ low transition occurs simultaneously with or later than the WE\ low transition in Write Cycle 1, the output buffers remain in a high impedance state during this period. - If the CE\ high transition occurs prior to or simultaneously with the WE\ high transition, the output buffers remain in a high impedance state during this period. - 8. If WE\ is low or the WE\ low transition occurs prior to or simultaneously with the CE\ low transition, the output buffers remain in a high impedance state during this period. - Each DS1225Y is marked with a 4-digit date code AABB. AA designates the year of manufacture. BB designates the week of manufacture. The expected t<sub>DR</sub> is defined as starting at the date of manufacture. - 10.Power supply noise transients may activate the write-protect circultry of the DS1225Y if those transients are less than V<sub>ccmin</sub>. A decoupling capacitor of 0.10uF across the device supply pins is recommended to reduce these transients. - 11. Measure with CE\ high.